Orange Pi5 kernel

Deprecated Linux kernel 5.10.110 for OrangePi 5/5B/5+ boards

3 Commits   0 Branches   0 Tags
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   1) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   2)  * Copyright (C) 2016 Maxime Ripard <maxime.ripard@free-electrons.com>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   3)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   4)  * This file is dual-licensed: you can use it either under the terms
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   5)  * of the GPL or the X11 license, at your option. Note that this dual
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   6)  * licensing only applies to this file, and not this project as a
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   7)  * whole.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   8)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   9)  *  a) This file is free software; you can redistribute it and/or
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  10)  *     modify it under the terms of the GNU General Public License as
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  11)  *     published by the Free Software Foundation; either version 2 of the
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  12)  *     License, or (at your option) any later version.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  13)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  14)  *     This file is distributed in the hope that it will be useful,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  15)  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  16)  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  17)  *     GNU General Public License for more details.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  18)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  19)  * Or, alternatively,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  20)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  21)  *  b) Permission is hereby granted, free of charge, to any person
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  22)  *     obtaining a copy of this software and associated documentation
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  23)  *     files (the "Software"), to deal in the Software without
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  24)  *     restriction, including without limitation the rights to use,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  25)  *     copy, modify, merge, publish, distribute, sublicense, and/or
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  26)  *     sell copies of the Software, and to permit persons to whom the
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  27)  *     Software is furnished to do so, subject to the following
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  28)  *     conditions:
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  29)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  30)  *     The above copyright notice and this permission notice shall be
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  31)  *     included in all copies or substantial portions of the Software.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  32)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  33)  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  34)  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  35)  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  36)  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  37)  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  38)  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  39)  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  40)  *     OTHER DEALINGS IN THE SOFTWARE.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  41)  */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  42) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  43) #ifndef _DT_BINDINGS_CLK_SUN50I_A64_H_
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  44) #define _DT_BINDINGS_CLK_SUN50I_A64_H_
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  45) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  46) #define CLK_PLL_VIDEO0		7
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  47) #define CLK_PLL_PERIPH0		11
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  48) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  49) #define CLK_CPUX		21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  50) #define CLK_BUS_MIPI_DSI	28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  51) #define CLK_BUS_CE		29
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  52) #define CLK_BUS_DMA		30
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  53) #define CLK_BUS_MMC0		31
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  54) #define CLK_BUS_MMC1		32
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  55) #define CLK_BUS_MMC2		33
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  56) #define CLK_BUS_NAND		34
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  57) #define CLK_BUS_DRAM		35
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  58) #define CLK_BUS_EMAC		36
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  59) #define CLK_BUS_TS		37
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  60) #define CLK_BUS_HSTIMER		38
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  61) #define CLK_BUS_SPI0		39
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  62) #define CLK_BUS_SPI1		40
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  63) #define CLK_BUS_OTG		41
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  64) #define CLK_BUS_EHCI0		42
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  65) #define CLK_BUS_EHCI1		43
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  66) #define CLK_BUS_OHCI0		44
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  67) #define CLK_BUS_OHCI1		45
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  68) #define CLK_BUS_VE		46
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  69) #define CLK_BUS_TCON0		47
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  70) #define CLK_BUS_TCON1		48
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  71) #define CLK_BUS_DEINTERLACE	49
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  72) #define CLK_BUS_CSI		50
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  73) #define CLK_BUS_HDMI		51
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  74) #define CLK_BUS_DE		52
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  75) #define CLK_BUS_GPU		53
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  76) #define CLK_BUS_MSGBOX		54
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  77) #define CLK_BUS_SPINLOCK	55
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  78) #define CLK_BUS_CODEC		56
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  79) #define CLK_BUS_SPDIF		57
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  80) #define CLK_BUS_PIO		58
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  81) #define CLK_BUS_THS		59
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  82) #define CLK_BUS_I2S0		60
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  83) #define CLK_BUS_I2S1		61
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  84) #define CLK_BUS_I2S2		62
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  85) #define CLK_BUS_I2C0		63
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  86) #define CLK_BUS_I2C1		64
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  87) #define CLK_BUS_I2C2		65
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  88) #define CLK_BUS_SCR		66
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  89) #define CLK_BUS_UART0		67
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  90) #define CLK_BUS_UART1		68
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  91) #define CLK_BUS_UART2		69
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  92) #define CLK_BUS_UART3		70
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  93) #define CLK_BUS_UART4		71
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  94) #define CLK_BUS_DBG		72
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  95) #define CLK_THS			73
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  96) #define CLK_NAND		74
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  97) #define CLK_MMC0		75
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  98) #define CLK_MMC1		76
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  99) #define CLK_MMC2		77
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 100) #define CLK_TS			78
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 101) #define CLK_CE			79
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 102) #define CLK_SPI0		80
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 103) #define CLK_SPI1		81
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 104) #define CLK_I2S0		82
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 105) #define CLK_I2S1		83
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 106) #define CLK_I2S2		84
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 107) #define CLK_SPDIF		85
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 108) #define CLK_USB_PHY0		86
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 109) #define CLK_USB_PHY1		87
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 110) #define CLK_USB_HSIC		88
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 111) #define CLK_USB_HSIC_12M	89
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 112) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 113) #define CLK_USB_OHCI0		91
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 114) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 115) #define CLK_USB_OHCI1		93
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 116) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 117) #define CLK_DRAM_VE		95
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 118) #define CLK_DRAM_CSI		96
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 119) #define CLK_DRAM_DEINTERLACE	97
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 120) #define CLK_DRAM_TS		98
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 121) #define CLK_DE			99
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 122) #define CLK_TCON0		100
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 123) #define CLK_TCON1		101
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 124) #define CLK_DEINTERLACE		102
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 125) #define CLK_CSI_MISC		103
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 126) #define CLK_CSI_SCLK		104
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 127) #define CLK_CSI_MCLK		105
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 128) #define CLK_VE			106
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 129) #define CLK_AC_DIG		107
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 130) #define CLK_AC_DIG_4X		108
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 131) #define CLK_AVS			109
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 132) #define CLK_HDMI		110
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 133) #define CLK_HDMI_DDC		111
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 134) #define CLK_MBUS		112
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 135) #define CLK_DSI_DPHY		113
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 136) #define CLK_GPU			114
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 137) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 138) #endif /* _DT_BINDINGS_CLK_SUN50I_H_ */