Orange Pi5 kernel

Deprecated Linux kernel 5.10.110 for OrangePi 5/5B/5+ boards

3 Commits   0 Branches   0 Tags
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  1) /* SPDX-License-Identifier: GPL-2.0+ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  3)  * Copyright (C) 2018 Renesas Electronics Corp.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  4)  * Copyright (C) 2018 Cogent Embedded, Inc.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  5)  */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  6) #ifndef __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  7) #define __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  8) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  9) #include <dt-bindings/clock/renesas-cpg-mssr.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 10) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 11) /* r8a77980 CPG Core Clocks */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 12) #define R8A77980_CLK_Z2			0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 13) #define R8A77980_CLK_ZR			1
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 14) #define R8A77980_CLK_ZTR		2
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 15) #define R8A77980_CLK_ZTRD2		3
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 16) #define R8A77980_CLK_ZT			4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 17) #define R8A77980_CLK_ZX			5
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 18) #define R8A77980_CLK_S0D1		6
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 19) #define R8A77980_CLK_S0D2		7
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 20) #define R8A77980_CLK_S0D3		8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 21) #define R8A77980_CLK_S0D4		9
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 22) #define R8A77980_CLK_S0D6		10
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 23) #define R8A77980_CLK_S0D12		11
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 24) #define R8A77980_CLK_S0D24		12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 25) #define R8A77980_CLK_S1D1		13
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 26) #define R8A77980_CLK_S1D2		14
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 27) #define R8A77980_CLK_S1D4		15
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 28) #define R8A77980_CLK_S2D1		16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 29) #define R8A77980_CLK_S2D2		17
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 30) #define R8A77980_CLK_S2D4		18
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 31) #define R8A77980_CLK_S3D1		19
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 32) #define R8A77980_CLK_S3D2		20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 33) #define R8A77980_CLK_S3D4		21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 34) #define R8A77980_CLK_LB			22
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 35) #define R8A77980_CLK_CL			23
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 36) #define R8A77980_CLK_ZB3		24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 37) #define R8A77980_CLK_ZB3D2		25
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 38) #define R8A77980_CLK_ZB3D4		26
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 39) #define R8A77980_CLK_SD0H		27
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 40) #define R8A77980_CLK_SD0		28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 41) #define R8A77980_CLK_RPC		29
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 42) #define R8A77980_CLK_RPCD2		30
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 43) #define R8A77980_CLK_MSO		31
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 44) #define R8A77980_CLK_CANFD		32
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 45) #define R8A77980_CLK_CSI0		33
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 46) #define R8A77980_CLK_CP			34
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 47) #define R8A77980_CLK_CPEX		35
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 48) #define R8A77980_CLK_R			36
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 49) #define R8A77980_CLK_OSC		37
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 50) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 51) #endif /* __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ */