Orange Pi5 kernel

Deprecated Linux kernel 5.10.110 for OrangePi 5/5B/5+ boards

3 Commits   0 Branches   0 Tags
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   1) /* SPDX-License-Identifier: GPL-2.0-only */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   3)  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   4)  */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   5) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   6) #ifndef _DT_BINDINGS_CLK_MSM_MMCC_8974_H
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   7) #define _DT_BINDINGS_CLK_MSM_MMCC_8974_H
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   8) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   9) #define MMSS_AHB_CLK_SRC				0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  10) #define MMSS_AXI_CLK_SRC				1
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  11) #define MMPLL0						2
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  12) #define MMPLL0_VOTE					3
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  13) #define MMPLL1						4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  14) #define MMPLL1_VOTE					5
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  15) #define MMPLL2						6
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  16) #define MMPLL3						7
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  17) #define CSI0_CLK_SRC					8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  18) #define CSI1_CLK_SRC					9
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  19) #define CSI2_CLK_SRC					10
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  20) #define CSI3_CLK_SRC					11
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  21) #define VFE0_CLK_SRC					12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  22) #define VFE1_CLK_SRC					13
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  23) #define MDP_CLK_SRC					14
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  24) #define GFX3D_CLK_SRC					15
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  25) #define JPEG0_CLK_SRC					16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  26) #define JPEG1_CLK_SRC					17
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  27) #define JPEG2_CLK_SRC					18
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  28) #define PCLK0_CLK_SRC					19
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  29) #define PCLK1_CLK_SRC					20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  30) #define VCODEC0_CLK_SRC					21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  31) #define CCI_CLK_SRC					22
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  32) #define CAMSS_GP0_CLK_SRC				23
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  33) #define CAMSS_GP1_CLK_SRC				24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  34) #define MCLK0_CLK_SRC					25
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  35) #define MCLK1_CLK_SRC					26
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  36) #define MCLK2_CLK_SRC					27
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  37) #define MCLK3_CLK_SRC					28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  38) #define CSI0PHYTIMER_CLK_SRC				29
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  39) #define CSI1PHYTIMER_CLK_SRC				30
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  40) #define CSI2PHYTIMER_CLK_SRC				31
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  41) #define CPP_CLK_SRC					32
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  42) #define BYTE0_CLK_SRC					33
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  43) #define BYTE1_CLK_SRC					34
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  44) #define EDPAUX_CLK_SRC					35
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  45) #define EDPLINK_CLK_SRC					36
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  46) #define EDPPIXEL_CLK_SRC				37
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  47) #define ESC0_CLK_SRC					38
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  48) #define ESC1_CLK_SRC					39
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  49) #define EXTPCLK_CLK_SRC					40
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  50) #define HDMI_CLK_SRC					41
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  51) #define VSYNC_CLK_SRC					42
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  52) #define MMSS_RBCPR_CLK_SRC				43
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  53) #define CAMSS_CCI_CCI_AHB_CLK				44
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  54) #define CAMSS_CCI_CCI_CLK				45
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  55) #define CAMSS_CSI0_AHB_CLK				46
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  56) #define CAMSS_CSI0_CLK					47
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  57) #define CAMSS_CSI0PHY_CLK				48
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  58) #define CAMSS_CSI0PIX_CLK				49
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  59) #define CAMSS_CSI0RDI_CLK				50
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  60) #define CAMSS_CSI1_AHB_CLK				51
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  61) #define CAMSS_CSI1_CLK					52
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  62) #define CAMSS_CSI1PHY_CLK				53
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  63) #define CAMSS_CSI1PIX_CLK				54
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  64) #define CAMSS_CSI1RDI_CLK				55
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  65) #define CAMSS_CSI2_AHB_CLK				56
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  66) #define CAMSS_CSI2_CLK					57
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  67) #define CAMSS_CSI2PHY_CLK				58
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  68) #define CAMSS_CSI2PIX_CLK				59
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  69) #define CAMSS_CSI2RDI_CLK				60
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  70) #define CAMSS_CSI3_AHB_CLK				61
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  71) #define CAMSS_CSI3_CLK					62
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  72) #define CAMSS_CSI3PHY_CLK				63
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  73) #define CAMSS_CSI3PIX_CLK				64
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  74) #define CAMSS_CSI3RDI_CLK				65
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  75) #define CAMSS_CSI_VFE0_CLK				66
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  76) #define CAMSS_CSI_VFE1_CLK				67
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  77) #define CAMSS_GP0_CLK					68
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  78) #define CAMSS_GP1_CLK					69
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  79) #define CAMSS_ISPIF_AHB_CLK				70
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  80) #define CAMSS_JPEG_JPEG0_CLK				71
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  81) #define CAMSS_JPEG_JPEG1_CLK				72
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  82) #define CAMSS_JPEG_JPEG2_CLK				73
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  83) #define CAMSS_JPEG_JPEG_AHB_CLK				74
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  84) #define CAMSS_JPEG_JPEG_AXI_CLK				75
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  85) #define CAMSS_JPEG_JPEG_OCMEMNOC_CLK			76
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  86) #define CAMSS_MCLK0_CLK					77
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  87) #define CAMSS_MCLK1_CLK					78
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  88) #define CAMSS_MCLK2_CLK					79
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  89) #define CAMSS_MCLK3_CLK					80
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  90) #define CAMSS_MICRO_AHB_CLK				81
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  91) #define CAMSS_PHY0_CSI0PHYTIMER_CLK			82
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  92) #define CAMSS_PHY1_CSI1PHYTIMER_CLK			83
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  93) #define CAMSS_PHY2_CSI2PHYTIMER_CLK			84
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  94) #define CAMSS_TOP_AHB_CLK				85
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  95) #define CAMSS_VFE_CPP_AHB_CLK				86
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  96) #define CAMSS_VFE_CPP_CLK				87
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  97) #define CAMSS_VFE_VFE0_CLK				88
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  98) #define CAMSS_VFE_VFE1_CLK				89
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  99) #define CAMSS_VFE_VFE_AHB_CLK				90
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 100) #define CAMSS_VFE_VFE_AXI_CLK				91
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 101) #define CAMSS_VFE_VFE_OCMEMNOC_CLK			92
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 102) #define MDSS_AHB_CLK					93
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 103) #define MDSS_AXI_CLK					94
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 104) #define MDSS_BYTE0_CLK					95
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 105) #define MDSS_BYTE1_CLK					96
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 106) #define MDSS_EDPAUX_CLK					97
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 107) #define MDSS_EDPLINK_CLK				98
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 108) #define MDSS_EDPPIXEL_CLK				99
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 109) #define MDSS_ESC0_CLK					100
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 110) #define MDSS_ESC1_CLK					101
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 111) #define MDSS_EXTPCLK_CLK				102
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 112) #define MDSS_HDMI_AHB_CLK				103
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 113) #define MDSS_HDMI_CLK					104
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 114) #define MDSS_MDP_CLK					105
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 115) #define MDSS_MDP_LUT_CLK				106
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 116) #define MDSS_PCLK0_CLK					107
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 117) #define MDSS_PCLK1_CLK					108
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 118) #define MDSS_VSYNC_CLK					109
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 119) #define MMSS_MISC_AHB_CLK				110
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 120) #define MMSS_MMSSNOC_AHB_CLK				111
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 121) #define MMSS_MMSSNOC_BTO_AHB_CLK			112
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 122) #define MMSS_MMSSNOC_AXI_CLK				113
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 123) #define MMSS_S0_AXI_CLK					114
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 124) #define OCMEMCX_AHB_CLK					115
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 125) #define OCMEMCX_OCMEMNOC_CLK				116
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 126) #define OXILI_OCMEMGX_CLK				117
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 127) #define OCMEMNOC_CLK					118
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 128) #define OXILI_GFX3D_CLK					119
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 129) #define OXILICX_AHB_CLK					120
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 130) #define OXILICX_AXI_CLK					121
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 131) #define VENUS0_AHB_CLK					122
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 132) #define VENUS0_AXI_CLK					123
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 133) #define VENUS0_OCMEMNOC_CLK				124
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 134) #define VENUS0_VCODEC0_CLK				125
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 135) #define OCMEMNOC_CLK_SRC				126
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 136) #define SPDM_JPEG0					127
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 137) #define SPDM_JPEG1					128
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 138) #define SPDM_MDP					129
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 139) #define SPDM_AXI					130
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 140) #define SPDM_VCODEC0					131
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 141) #define SPDM_VFE0					132
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 142) #define SPDM_VFE1					133
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 143) #define SPDM_JPEG2					134
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 144) #define SPDM_PCLK1					135
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 145) #define SPDM_GFX3D					136
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 146) #define SPDM_AHB					137
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 147) #define SPDM_PCLK0					138
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 148) #define SPDM_OCMEMNOC					139
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 149) #define SPDM_CSI0					140
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 150) #define SPDM_RM_AXI					141
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 151) #define SPDM_RM_OCMEMNOC				142
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 152) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 153) /* gdscs */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 154) #define VENUS0_GDSC					0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 155) #define MDSS_GDSC					1
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 156) #define CAMSS_JPEG_GDSC					2
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 157) #define CAMSS_VFE_GDSC					3
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 158) #define OXILI_GDSC					4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 159) #define OXILICX_GDSC					5
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 160) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 161) #endif