Orange Pi5 kernel

Deprecated Linux kernel 5.10.110 for OrangePi 5/5B/5+ boards

3 Commits   0 Branches   0 Tags
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   1) // SPDX-License-Identifier: GPL-2.0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   3)  * Allwinner H6 SoC pinctrl driver.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   4)  *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   5)  * Copyright (C) 2017 Icenowy Zheng <icenowy@aosc.io>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   6)  */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   7) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   8) #include <linux/module.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   9) #include <linux/platform_device.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  10) #include <linux/of.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  11) #include <linux/of_device.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  12) #include <linux/pinctrl/pinctrl.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  13) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  14) #include "pinctrl-sunxi.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  15) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  16) static const struct sunxi_desc_pin h6_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  17) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  18) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ERXD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  19) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  20) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ERXD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  21) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  22) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ECRS_DV */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  23) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  24) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ERXERR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  25) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  26) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  27) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  28) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  29) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  30) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  31) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  32) 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  33) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  34) 		  SUNXI_FUNCTION(0x2, "emac")),		/* EMDC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  35) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  36) 		  SUNXI_FUNCTION(0x2, "emac")),		/* EMDIO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  37) 	/* Hole */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  38) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  39) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  40) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  41) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  42) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  43) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  44) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  45) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* HSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  46) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  47) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  48) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* VSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  49) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  50) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  51) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  52) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  53) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  54) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  55) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  56) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  57) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  58) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  59) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  60) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  61) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  62) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  63) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  64) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  65) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  66) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  67) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  68) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  69) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  70) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  71) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  72) 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  73) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  74) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  75) 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  76) 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  77) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  78) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  79) 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  80) 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  81) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  82) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  83) 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* DOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  84) 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* DOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  85) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  86) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  87) 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* DIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  88) 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* DIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  89) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  90) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  91) 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  92) 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  93) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  94) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  95) 		  SUNXI_FUNCTION(0x2, "i2c3"),		/* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  96) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  97) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  98) 		  SUNXI_FUNCTION(0x2, "i2c3"),		/* SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  99) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 100) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 101) 		  SUNXI_FUNCTION(0x2, "pwm1"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 102) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 103) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 104) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 105) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 106) 	/* Hole */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 107) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 108) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 109) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 110) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* WE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 111) 		  SUNXI_FUNCTION(0x4, "spi0")),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 112) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 113) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 114) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 115) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* ALE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 116) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 117) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 118) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 119) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 120) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* CLE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 121) 		  SUNXI_FUNCTION(0x4, "spi0")),		/* MOSI */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 122) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 123) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 124) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 125) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* CE0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 126) 		  SUNXI_FUNCTION(0x4, "spi0")),		/* MISO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 127) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 128) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 129) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 130) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* RE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 131) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 132) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 133) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 134) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 135) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* RB0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 136) 		  SUNXI_FUNCTION(0x3, "mmc2"),		/* CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 137) 		  SUNXI_FUNCTION(0x4, "spi0")),		/* CS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 138) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 139) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 140) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 141) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 142) 		  SUNXI_FUNCTION(0x3, "mmc2"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 143) 		  SUNXI_FUNCTION(0x4, "spi0")),		/* HOLD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 144) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 145) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 146) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 147) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 148) 		  SUNXI_FUNCTION(0x3, "mmc2"),		/* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 149) 		  SUNXI_FUNCTION(0x4, "spi0")),		/* WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 150) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 151) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 152) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 153) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 154) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 155) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 156) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 157) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 158) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 159) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 160) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 161) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 162) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 163) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 164) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 165) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 166) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 167) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 168) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 169) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 170) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 171) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 172) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 173) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 174) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 175) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 176) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 177) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 178) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 179) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 180) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 181) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 182) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 183) 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 184) 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* RST */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 185) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 186) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 187) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 188) 		  SUNXI_FUNCTION(0x2, "nand0")),	/* CE1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 189) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 190) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 191) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 192) 		  SUNXI_FUNCTION(0x2, "nand0")),	/* RB1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 193) 	/* Hole */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 194) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 195) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 196) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 197) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 198) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 199) 		  SUNXI_FUNCTION(0x4, "csi"),		/* PCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 200) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 201) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 202) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 203) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 204) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 205) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* ERR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 206) 		  SUNXI_FUNCTION(0x4, "csi"),		/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 207) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 208) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 209) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 210) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 211) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 212) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 213) 		  SUNXI_FUNCTION(0x4, "csi"),		/* HSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 214) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 215) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 216) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 217) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 218) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 219) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* DVLD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 220) 		  SUNXI_FUNCTION(0x4, "csi"),		/* VSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 221) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 222) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 223) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 224) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 225) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 226) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 227) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 228) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 229) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 230) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 231) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 232) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 233) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 234) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 235) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXCTL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 236) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 237) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 238) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 239) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 240) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 241) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 242) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ENULL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 243) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 244) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 245) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 246) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 247) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 248) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 249) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 250) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 251) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 252) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 253) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 254) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 255) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 256) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 257) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 258) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 259) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 260) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 261) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 262) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 263) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 264) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 265) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 266) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 267) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 268) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 269) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 270) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 271) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 272) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 273) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 274) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 275) 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 276) 		  SUNXI_FUNCTION(0x4, "csi"),		/* D7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 277) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 278) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 279) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 280) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 281) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D18 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 282) 		  SUNXI_FUNCTION(0x3, "ts1"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 283) 		  SUNXI_FUNCTION(0x4, "csi"),		/* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 284) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXCTL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 285) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 286) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 287) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 288) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D19 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 289) 		  SUNXI_FUNCTION(0x3, "ts1"),		/* ERR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 290) 		  SUNXI_FUNCTION(0x4, "csi"),		/* SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 291) 		  SUNXI_FUNCTION(0x5, "emac")),		/* ECLKIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 292) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 293) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 294) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 295) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D20 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 296) 		  SUNXI_FUNCTION(0x3, "ts1"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 297) 		  SUNXI_FUNCTION(0x4, "dmic"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 298) 		  SUNXI_FUNCTION(0x5, "csi")),		/* D8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 299) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 300) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 301) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 302) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D21 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 303) 		  SUNXI_FUNCTION(0x3, "ts1"),		/* DVLD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 304) 		  SUNXI_FUNCTION(0x4, "dmic"),		/* DATA0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 305) 		  SUNXI_FUNCTION(0x5, "csi")),		/* D9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 306) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 307) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 308) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 309) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D22 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 310) 		  SUNXI_FUNCTION(0x3, "ts1"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 311) 		  SUNXI_FUNCTION(0x4, "dmic")),		/* DATA1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 312) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 313) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 314) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 315) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D23 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 316) 		  SUNXI_FUNCTION(0x3, "ts2"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 317) 		  SUNXI_FUNCTION(0x4, "dmic")),		/* DATA2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 318) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 319) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 320) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 321) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 322) 		  SUNXI_FUNCTION(0x3, "ts2"),		/* ERR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 323) 		  SUNXI_FUNCTION(0x4, "dmic")),		/* DATA3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 324) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 325) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 326) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 327) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* DE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 328) 		  SUNXI_FUNCTION(0x3, "ts2"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 329) 		  SUNXI_FUNCTION(0x4, "uart2"),		/* TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 330) 		  SUNXI_FUNCTION(0x5, "emac")),		/* EMDC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 331) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 332) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 333) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 334) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* HSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 335) 		  SUNXI_FUNCTION(0x3, "ts2"),		/* DVLD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 336) 		  SUNXI_FUNCTION(0x4, "uart2"),		/* RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 337) 		  SUNXI_FUNCTION(0x5, "emac")),		/* EMDIO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 338) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 339) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 340) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 341) 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* VSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 342) 		  SUNXI_FUNCTION(0x3, "ts2"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 343) 		  SUNXI_FUNCTION(0x4, "uart2")),	/* RTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 344) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 345) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 346) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 347) 		  SUNXI_FUNCTION(0x2, "pwm"),		/* PWM0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 348) 		  SUNXI_FUNCTION(0x3, "ts3"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 349) 		  SUNXI_FUNCTION(0x4, "uart2")),	/* CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 350) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 351) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 352) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 353) 		  SUNXI_FUNCTION(0x2, "i2c2"),		/* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 354) 		  SUNXI_FUNCTION(0x3, "ts3"),		/* ERR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 355) 		  SUNXI_FUNCTION(0x4, "uart3"),		/* TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 356) 		  SUNXI_FUNCTION(0x5, "jtag")),		/* MS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 357) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 358) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 359) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 360) 		  SUNXI_FUNCTION(0x2, "i2c2"),		/* SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 361) 		  SUNXI_FUNCTION(0x3, "ts3"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 362) 		  SUNXI_FUNCTION(0x4, "uart3"),		/* RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 363) 		  SUNXI_FUNCTION(0x5, "jtag")),		/* CK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 364) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 365) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 366) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 367) 		  SUNXI_FUNCTION(0x2, "i2c0"),		/* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 368) 		  SUNXI_FUNCTION(0x3, "ts3"),		/* DVLD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 369) 		  SUNXI_FUNCTION(0x4, "uart3"),		/* RTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 370) 		  SUNXI_FUNCTION(0x5, "jtag")),		/* DO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 371) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 26),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 372) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 373) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 374) 		  SUNXI_FUNCTION(0x2, "i2c0"),		/* SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 375) 		  SUNXI_FUNCTION(0x3, "ts3"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 376) 		  SUNXI_FUNCTION(0x4, "uart3"),		/* CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 377) 		  SUNXI_FUNCTION(0x5, "jtag")),		/* DI */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 378) 	/* Hole */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 379) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 380) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 381) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 382) 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 383) 		  SUNXI_FUNCTION(0x3, "jtag"),		/* MS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 384) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)),	/* PF_EINT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 385) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 386) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 387) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 388) 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 389) 		  SUNXI_FUNCTION(0x3, "jtag"),		/* DI */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 390) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)),	/* PF_EINT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 391) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 392) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 393) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 394) 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 395) 		  SUNXI_FUNCTION(0x3, "uart0"),		/* TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 396) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)),	/* PF_EINT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 397) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 398) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 399) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 400) 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 401) 		  SUNXI_FUNCTION(0x3, "jtag"),		/* DO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 402) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)),	/* PF_EINT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 403) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 404) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 405) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 406) 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 407) 		  SUNXI_FUNCTION(0x3, "uart0"),		/* RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 408) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)),	/* PF_EINT4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 409) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 410) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 411) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 412) 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 413) 		  SUNXI_FUNCTION(0x3, "jtag"),		/* CK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 414) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)),	/* PF_EINT5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 415) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 416) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 417) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 418) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)),	/* PF_EINT6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 419) 	/* Hole */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 420) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 421) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 422) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 423) 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 424) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)),	/* PG_EINT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 425) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 426) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 427) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 428) 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 429) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)),	/* PG_EINT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 430) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 431) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 432) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 433) 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 434) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)),	/* PG_EINT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 435) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 436) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 437) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 438) 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 439) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)),	/* PG_EINT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 440) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 441) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 442) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 443) 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 444) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)),	/* PG_EINT4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 445) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 446) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 447) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 448) 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 449) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)),	/* PG_EINT5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 450) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 451) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 452) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 453) 		  SUNXI_FUNCTION(0x2, "uart1"),		/* TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 454) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 6)),	/* PG_EINT6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 455) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 456) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 457) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 458) 		  SUNXI_FUNCTION(0x2, "uart1"),		/* RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 459) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 7)),	/* PG_EINT7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 460) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 461) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 462) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 463) 		  SUNXI_FUNCTION(0x2, "uart1"),		/* RTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 464) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* VPPEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 465) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 8)),	/* PG_EINT8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 466) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 467) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 468) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 469) 		  SUNXI_FUNCTION(0x2, "uart1"),		/* CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 470) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* VPPPP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 471) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 9)),	/* PG_EINT9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 472) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 473) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 474) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 475) 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 476) 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 477) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* PWREN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 478) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 10)),	/* PG_EINT10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 479) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 480) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 481) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 482) 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 483) 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 484) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 485) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 11)),	/* PG_EINT11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 486) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 487) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 488) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 489) 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* DOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 490) 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* DOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 491) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* DATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 492) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 12)),	/* PG_EINT12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 493) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 494) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 495) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 496) 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* DIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 497) 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* DIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 498) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* RST */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 499) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)),	/* PG_EINT13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 500) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 501) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 502) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 503) 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 504) 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 505) 		  SUNXI_FUNCTION(0x4, "sim0"),		/* DET */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 506) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 14)),	/* PG_EINT14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 507) 	/* Hole */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 508) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 509) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 510) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 511) 		  SUNXI_FUNCTION(0x2, "uart0"),		/* TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 512) 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 513) 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 514) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* VPPEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 515) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 0)),	/* PH_EINT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 516) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 517) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 518) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 519) 		  SUNXI_FUNCTION(0x2, "uart0"),		/* RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 520) 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 521) 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 522) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* VPPPP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 523) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 1)),	/* PH_EINT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 524) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 525) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 526) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 527) 		  SUNXI_FUNCTION(0x2, "ir_tx"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 528) 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* DOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 529) 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* DOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 530) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* PWREN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 531) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 2)),	/* PH_EINT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 532) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 533) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 534) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 535) 		  SUNXI_FUNCTION(0x2, "spi1"),		/* CS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 536) 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* DIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 537) 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* DIN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 538) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 539) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 3)),	/* PH_EINT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 540) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 541) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 542) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 543) 		  SUNXI_FUNCTION(0x2, "spi1"),		/* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 544) 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 545) 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 546) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* DATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 547) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 4)),	/* PH_EINT4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 548) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 549) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 550) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 551) 		  SUNXI_FUNCTION(0x2, "spi1"),		/* MOSI */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 552) 		  SUNXI_FUNCTION(0x3, "spdif"),		/* MCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 553) 		  SUNXI_FUNCTION(0x4, "i2c1"),		/* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 554) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* RST */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 555) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 5)),	/* PH_EINT5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 556) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 557) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 558) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 559) 		  SUNXI_FUNCTION(0x2, "spi1"),		/* MISO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 560) 		  SUNXI_FUNCTION(0x3, "spdif"),		/* IN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 561) 		  SUNXI_FUNCTION(0x4, "i2c1"),		/* SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 562) 		  SUNXI_FUNCTION(0x5, "sim1"),		/* DET */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 563) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 6)),	/* PH_EINT6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 564) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 565) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 566) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 567) 		  SUNXI_FUNCTION(0x3, "spdif"),		/* OUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 568) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 7)),	/* PH_EINT7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 569) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 570) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 571) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 572) 		  SUNXI_FUNCTION(0x2, "hdmi"),		/* HSCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 573) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 8)),	/* PH_EINT8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 574) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 575) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 576) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 577) 		  SUNXI_FUNCTION(0x2, "hdmi"),		/* HSDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 578) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 9)),	/* PH_EINT9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 579) 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 580) 		  SUNXI_FUNCTION(0x0, "gpio_in"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 581) 		  SUNXI_FUNCTION(0x1, "gpio_out"),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 582) 		  SUNXI_FUNCTION(0x2, "hdmi"),		/* HCEC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 583) 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 10)),	/* PH_EINT10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 584) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 585) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 586) static const unsigned int h6_irq_bank_map[] = { 1, 5, 6, 7 };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 587) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 588) static const struct sunxi_pinctrl_desc h6_pinctrl_data = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 589) 	.pins = h6_pins,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 590) 	.npins = ARRAY_SIZE(h6_pins),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 591) 	.irq_banks = 4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 592) 	.irq_bank_map = h6_irq_bank_map,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 593) 	.irq_read_needs_mux = true,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 594) 	.io_bias_cfg_variant = BIAS_VOLTAGE_PIO_POW_MODE_SEL,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 595) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 596) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 597) static int h6_pinctrl_probe(struct platform_device *pdev)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 598) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 599) 	return sunxi_pinctrl_init(pdev,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 600) 				  &h6_pinctrl_data);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 601) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 602) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 603) static const struct of_device_id h6_pinctrl_match[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 604) 	{ .compatible = "allwinner,sun50i-h6-pinctrl", },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 605) 	{}
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 606) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 607) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 608) static struct platform_driver h6_pinctrl_driver = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 609) 	.probe	= h6_pinctrl_probe,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 610) 	.driver	= {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 611) 		.name		= "sun50i-h6-pinctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 612) 		.of_match_table	= h6_pinctrl_match,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 613) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 614) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 615) builtin_platform_driver(h6_pinctrl_driver);