^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1) // SPDX-License-Identifier: GPL-2.0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3) * R8A77951 processor support - PFC hardware block.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4) *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5) * Copyright (C) 2015-2019 Renesas Electronics Corporation
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 7)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 8) #include <linux/errno.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 9) #include <linux/kernel.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 10) #include <linux/sys_soc.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 11)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 12) #include "core.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 13) #include "sh_pfc.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 14)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 15) #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 17) #define CPU_ALL_GP(fn, sfx) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 18) PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 19) PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 20) PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 21) PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 22) PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 23) PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 24) PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 25) PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 26) PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 27) PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 28) PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 29) PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 30)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 31) #define CPU_ALL_NOGP(fn) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 32) PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 33) PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 34) PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 35) PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 36) PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 37) PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 38) PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 39) PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 40) PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 41) PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 42) PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 43) PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 44) PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 45) PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 46) PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 47) PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 48) PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 49) PIN_NOGP_CFG(DU_DOTCLKIN2, "DU_DOTCLKIN2", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 50) PIN_NOGP_CFG(DU_DOTCLKIN3, "DU_DOTCLKIN3", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 51) PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 52) PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 53) PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 54) PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 55) PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 56) PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 57) PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 58) PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 59) PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 60) PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 61) PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 62) PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 63) PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 64) PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 65) PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 66) PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 67) PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 68) PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 69) PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 70) PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 71) PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 72) PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 73) PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS), \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 74) PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 75)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 76) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 77) * F_() : just information
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 78) * FM() : macro for FN_xxx / xxx_MARK
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 79) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 80)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 81) /* GPSR0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 82) #define GPSR0_15 F_(D15, IP7_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 83) #define GPSR0_14 F_(D14, IP7_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 84) #define GPSR0_13 F_(D13, IP7_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 85) #define GPSR0_12 F_(D12, IP6_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 86) #define GPSR0_11 F_(D11, IP6_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 87) #define GPSR0_10 F_(D10, IP6_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 88) #define GPSR0_9 F_(D9, IP6_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 89) #define GPSR0_8 F_(D8, IP6_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 90) #define GPSR0_7 F_(D7, IP6_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 91) #define GPSR0_6 F_(D6, IP6_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 92) #define GPSR0_5 F_(D5, IP6_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 93) #define GPSR0_4 F_(D4, IP5_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 94) #define GPSR0_3 F_(D3, IP5_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 95) #define GPSR0_2 F_(D2, IP5_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 96) #define GPSR0_1 F_(D1, IP5_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 97) #define GPSR0_0 F_(D0, IP5_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 98)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 99) /* GPSR1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 100) #define GPSR1_28 FM(CLKOUT)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 101) #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 102) #define GPSR1_26 F_(WE1_N, IP5_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 103) #define GPSR1_25 F_(WE0_N, IP5_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 104) #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 105) #define GPSR1_23 F_(RD_N, IP4_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 106) #define GPSR1_22 F_(BS_N, IP4_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 107) #define GPSR1_21 F_(CS1_N, IP4_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 108) #define GPSR1_20 F_(CS0_N, IP4_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 109) #define GPSR1_19 F_(A19, IP4_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 110) #define GPSR1_18 F_(A18, IP4_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 111) #define GPSR1_17 F_(A17, IP4_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 112) #define GPSR1_16 F_(A16, IP3_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 113) #define GPSR1_15 F_(A15, IP3_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 114) #define GPSR1_14 F_(A14, IP3_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 115) #define GPSR1_13 F_(A13, IP3_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 116) #define GPSR1_12 F_(A12, IP3_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 117) #define GPSR1_11 F_(A11, IP3_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 118) #define GPSR1_10 F_(A10, IP3_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 119) #define GPSR1_9 F_(A9, IP3_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 120) #define GPSR1_8 F_(A8, IP2_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 121) #define GPSR1_7 F_(A7, IP2_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 122) #define GPSR1_6 F_(A6, IP2_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 123) #define GPSR1_5 F_(A5, IP2_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 124) #define GPSR1_4 F_(A4, IP2_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 125) #define GPSR1_3 F_(A3, IP2_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 126) #define GPSR1_2 F_(A2, IP2_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 127) #define GPSR1_1 F_(A1, IP2_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 128) #define GPSR1_0 F_(A0, IP1_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 129)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 130) /* GPSR2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 131) #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 132) #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 133) #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 134) #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 135) #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 136) #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 137) #define GPSR2_8 F_(PWM2_A, IP1_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 138) #define GPSR2_7 F_(PWM1_A, IP1_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 139) #define GPSR2_6 F_(PWM0, IP1_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 140) #define GPSR2_5 F_(IRQ5, IP1_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 141) #define GPSR2_4 F_(IRQ4, IP1_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 142) #define GPSR2_3 F_(IRQ3, IP1_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 143) #define GPSR2_2 F_(IRQ2, IP1_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 144) #define GPSR2_1 F_(IRQ1, IP0_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 145) #define GPSR2_0 F_(IRQ0, IP0_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 146)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 147) /* GPSR3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 148) #define GPSR3_15 F_(SD1_WP, IP11_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 149) #define GPSR3_14 F_(SD1_CD, IP11_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 150) #define GPSR3_13 F_(SD0_WP, IP11_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 151) #define GPSR3_12 F_(SD0_CD, IP11_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 152) #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 153) #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 154) #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 155) #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 156) #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 157) #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 158) #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 159) #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 160) #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 161) #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 162) #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 163) #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 164)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 165) /* GPSR4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 166) #define GPSR4_17 F_(SD3_DS, IP11_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 167) #define GPSR4_16 F_(SD3_DAT7, IP11_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 168) #define GPSR4_15 F_(SD3_DAT6, IP10_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 169) #define GPSR4_14 F_(SD3_DAT5, IP10_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 170) #define GPSR4_13 F_(SD3_DAT4, IP10_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 171) #define GPSR4_12 F_(SD3_DAT3, IP10_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 172) #define GPSR4_11 F_(SD3_DAT2, IP10_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 173) #define GPSR4_10 F_(SD3_DAT1, IP10_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 174) #define GPSR4_9 F_(SD3_DAT0, IP10_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 175) #define GPSR4_8 F_(SD3_CMD, IP10_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 176) #define GPSR4_7 F_(SD3_CLK, IP9_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 177) #define GPSR4_6 F_(SD2_DS, IP9_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 178) #define GPSR4_5 F_(SD2_DAT3, IP9_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 179) #define GPSR4_4 F_(SD2_DAT2, IP9_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 180) #define GPSR4_3 F_(SD2_DAT1, IP9_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 181) #define GPSR4_2 F_(SD2_DAT0, IP9_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 182) #define GPSR4_1 F_(SD2_CMD, IP9_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 183) #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 184)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 185) /* GPSR5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 186) #define GPSR5_25 F_(MLB_DAT, IP14_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 187) #define GPSR5_24 F_(MLB_SIG, IP14_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 188) #define GPSR5_23 F_(MLB_CLK, IP14_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 189) #define GPSR5_22 FM(MSIOF0_RXD)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 190) #define GPSR5_21 F_(MSIOF0_SS2, IP14_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 191) #define GPSR5_20 FM(MSIOF0_TXD)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 192) #define GPSR5_19 F_(MSIOF0_SS1, IP14_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 193) #define GPSR5_18 F_(MSIOF0_SYNC, IP13_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 194) #define GPSR5_17 FM(MSIOF0_SCK)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 195) #define GPSR5_16 F_(HRTS0_N, IP13_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 196) #define GPSR5_15 F_(HCTS0_N, IP13_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 197) #define GPSR5_14 F_(HTX0, IP13_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 198) #define GPSR5_13 F_(HRX0, IP13_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 199) #define GPSR5_12 F_(HSCK0, IP13_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 200) #define GPSR5_11 F_(RX2_A, IP13_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 201) #define GPSR5_10 F_(TX2_A, IP13_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 202) #define GPSR5_9 F_(SCK2, IP12_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 203) #define GPSR5_8 F_(RTS1_N, IP12_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 204) #define GPSR5_7 F_(CTS1_N, IP12_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 205) #define GPSR5_6 F_(TX1_A, IP12_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 206) #define GPSR5_5 F_(RX1_A, IP12_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 207) #define GPSR5_4 F_(RTS0_N, IP12_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 208) #define GPSR5_3 F_(CTS0_N, IP12_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 209) #define GPSR5_2 F_(TX0, IP12_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 210) #define GPSR5_1 F_(RX0, IP11_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 211) #define GPSR5_0 F_(SCK0, IP11_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 212)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 213) /* GPSR6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 214) #define GPSR6_31 F_(USB2_CH3_OVC, IP18_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 215) #define GPSR6_30 F_(USB2_CH3_PWEN, IP18_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 216) #define GPSR6_29 F_(USB30_OVC, IP17_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 217) #define GPSR6_28 F_(USB30_PWEN, IP17_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 218) #define GPSR6_27 F_(USB1_OVC, IP17_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 219) #define GPSR6_26 F_(USB1_PWEN, IP17_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 220) #define GPSR6_25 F_(USB0_OVC, IP17_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 221) #define GPSR6_24 F_(USB0_PWEN, IP17_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 222) #define GPSR6_23 F_(AUDIO_CLKB_B, IP17_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 223) #define GPSR6_22 F_(AUDIO_CLKA_A, IP17_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 224) #define GPSR6_21 F_(SSI_SDATA9_A, IP16_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 225) #define GPSR6_20 F_(SSI_SDATA8, IP16_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 226) #define GPSR6_19 F_(SSI_SDATA7, IP16_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 227) #define GPSR6_18 F_(SSI_WS78, IP16_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 228) #define GPSR6_17 F_(SSI_SCK78, IP16_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 229) #define GPSR6_16 F_(SSI_SDATA6, IP16_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 230) #define GPSR6_15 F_(SSI_WS6, IP16_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 231) #define GPSR6_14 F_(SSI_SCK6, IP16_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 232) #define GPSR6_13 FM(SSI_SDATA5)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 233) #define GPSR6_12 FM(SSI_WS5)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 234) #define GPSR6_11 FM(SSI_SCK5)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 235) #define GPSR6_10 F_(SSI_SDATA4, IP15_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 236) #define GPSR6_9 F_(SSI_WS4, IP15_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 237) #define GPSR6_8 F_(SSI_SCK4, IP15_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 238) #define GPSR6_7 F_(SSI_SDATA3, IP15_19_16)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 239) #define GPSR6_6 F_(SSI_WS349, IP15_15_12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 240) #define GPSR6_5 F_(SSI_SCK349, IP15_11_8)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 241) #define GPSR6_4 F_(SSI_SDATA2_A, IP15_7_4)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 242) #define GPSR6_3 F_(SSI_SDATA1_A, IP15_3_0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 243) #define GPSR6_2 F_(SSI_SDATA0, IP14_31_28)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 244) #define GPSR6_1 F_(SSI_WS01239, IP14_27_24)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 245) #define GPSR6_0 F_(SSI_SCK01239, IP14_23_20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 246)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 247) /* GPSR7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 248) #define GPSR7_3 FM(GP7_03)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 249) #define GPSR7_2 FM(GP7_02)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 250) #define GPSR7_1 FM(AVS2)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 251) #define GPSR7_0 FM(AVS1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 252)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 253)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 254) /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 255) #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 256) #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 257) #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 258) #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 259) #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 260) #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 261) #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) FM(MSIOF3_SS2_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 262) #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) FM(MSIOF3_SS1_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 263) #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SYNC_E) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 264) #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) F_(0, 0) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SCK_E) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 265) #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) F_(0, 0) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) FM(MSIOF3_RXD_E) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 266) #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) F_(0, 0) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) FM(FSCLKST2_N_B) F_(0, 0) FM(MSIOF3_TXD_E) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 267) #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)F_(0, 0) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 268) #define IP1_23_20 FM(PWM1_A) F_(0, 0) F_(0, 0) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 269) #define IP1_27_24 FM(PWM2_A) F_(0, 0) F_(0, 0) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 270) #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 271) #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 272) #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 273) #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 274)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 275) /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 276) #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 277) #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 278) #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 279) #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 280) #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 281) #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 282) #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 283) #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 284) #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 285) #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 286) #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 287) #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 288) #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 289) #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 290) #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 291) #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 292) #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 293) #define IP4_19_16 FM(CS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 294) #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 295) #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 296) #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 297) #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 298) #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 299) #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 300) #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 301) #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 302) #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 303) #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 304) #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 305) #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 306) #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 307) #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 308) #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 309) #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 310) #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 311) #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_C) FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 312) #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 313) #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 314) #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 315) #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 316) #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 317)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 318) /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 319) #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 320) #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 321) #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 322) #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 323) #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 324) #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 325) #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) FM(NFCE_N_B) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 326) #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) FM(NFWP_N_B) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 327) #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) FM(NFDATA14_B) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 328) #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) FM(NFDATA15_B) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 329) #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) FM(NFRB_N_B) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 330) #define IP9_3_0 FM(SD2_CLK) F_(0, 0) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 331) #define IP9_7_4 FM(SD2_CMD) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 332) #define IP9_11_8 FM(SD2_DAT0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 333) #define IP9_15_12 FM(SD2_DAT1) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 334) #define IP9_19_16 FM(SD2_DAT2) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 335) #define IP9_23_20 FM(SD2_DAT3) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 336) #define IP9_27_24 FM(SD2_DS) F_(0, 0) FM(NFALE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 337) #define IP9_31_28 FM(SD3_CLK) F_(0, 0) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 338) #define IP10_3_0 FM(SD3_CMD) F_(0, 0) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 339) #define IP10_7_4 FM(SD3_DAT0) F_(0, 0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 340) #define IP10_11_8 FM(SD3_DAT1) F_(0, 0) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 341) #define IP10_15_12 FM(SD3_DAT2) F_(0, 0) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 342) #define IP10_19_16 FM(SD3_DAT3) F_(0, 0) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 343) #define IP10_23_20 FM(SD3_DAT4) FM(SD2_CD_A) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 344) #define IP10_27_24 FM(SD3_DAT5) FM(SD2_WP_A) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 345) #define IP10_31_28 FM(SD3_DAT6) FM(SD3_CD) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 346) #define IP11_3_0 FM(SD3_DAT7) FM(SD3_WP) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 347) #define IP11_7_4 FM(SD3_DS) F_(0, 0) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 348) #define IP11_11_8 FM(SD0_CD) F_(0, 0) FM(NFDATA14_A) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 349)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 350) /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 351) #define IP11_15_12 FM(SD0_WP) F_(0, 0) FM(NFDATA15_A) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 352) #define IP11_19_16 FM(SD1_CD) F_(0, 0) FM(NFRB_N_A) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 353) #define IP11_23_20 FM(SD1_WP) F_(0, 0) FM(NFCE_N_A) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 354) #define IP11_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 355) #define IP11_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 356) #define IP12_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 357) #define IP12_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 358) #define IP12_11_8 FM(RTS0_N) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 359) #define IP12_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 360) #define IP12_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 361) #define IP12_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 362) #define IP12_27_24 FM(RTS1_N) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 363) #define IP12_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 364) #define IP13_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 365) #define IP13_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 366) #define IP13_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 367) #define IP13_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 368) #define IP13_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 369) #define IP13_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 370) #define IP13_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 371) #define IP13_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) FM(TX5_B) F_(0, 0) F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 372) #define IP14_3_0 FM(MSIOF0_SS1) FM(RX5_A) FM(NFWP_N_A) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 373) #define IP14_7_4 FM(MSIOF0_SS2) FM(TX5_A) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 374) #define IP14_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 375) #define IP14_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 376) #define IP14_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 377) #define IP14_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 378) #define IP14_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 379)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 380) /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 381) #define IP14_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 382) #define IP15_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 383) #define IP15_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 384) #define IP15_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 385) #define IP15_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 386) #define IP15_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 387) #define IP15_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 388) #define IP15_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 389) #define IP15_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 390) #define IP16_3_0 FM(SSI_SCK6) FM(USB2_PWEN) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 391) #define IP16_7_4 FM(SSI_WS6) FM(USB2_OVC) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 392) #define IP16_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 393) #define IP16_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 394) #define IP16_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 395) #define IP16_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 396) #define IP16_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 397) #define IP16_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 398) #define IP17_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 399) #define IP17_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 400) #define IP17_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 401) #define IP17_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 402) #define IP17_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 403) #define IP17_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 404) #define IP17_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 405) #define IP17_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_N) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 406) #define IP18_3_0 FM(USB2_CH3_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 407) #define IP18_7_4 FM(USB2_CH3_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 408)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 409) #define PINMUX_GPSR \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 410) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 411) GPSR6_31 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 412) GPSR6_30 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 413) GPSR6_29 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 414) GPSR1_28 GPSR6_28 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 415) GPSR1_27 GPSR6_27 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 416) GPSR1_26 GPSR6_26 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 417) GPSR1_25 GPSR5_25 GPSR6_25 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 418) GPSR1_24 GPSR5_24 GPSR6_24 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 419) GPSR1_23 GPSR5_23 GPSR6_23 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 420) GPSR1_22 GPSR5_22 GPSR6_22 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 421) GPSR1_21 GPSR5_21 GPSR6_21 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 422) GPSR1_20 GPSR5_20 GPSR6_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 423) GPSR1_19 GPSR5_19 GPSR6_19 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 424) GPSR1_18 GPSR5_18 GPSR6_18 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 425) GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 426) GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 427) GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 428) GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 429) GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 430) GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 431) GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 432) GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 433) GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 434) GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 435) GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 436) GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 437) GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 438) GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 439) GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 440) GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 441) GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 442) GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 443)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 444) #define PINMUX_IPSR \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 445) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 446) FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 447) FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 448) FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 449) FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 450) FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 451) FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 452) FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 453) FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 454) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 455) FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 456) FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 457) FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 458) FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 459) FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 460) FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 461) FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 462) FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 463) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 464) FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 465) FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 466) FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 467) FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 468) FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 469) FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 470) FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 471) FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 472) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 473) FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 474) FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 475) FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 476) FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 477) FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 478) FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 479) FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 480) FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 481) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 482) FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 FM(IP18_3_0) IP18_3_0 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 483) FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 FM(IP18_7_4) IP18_7_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 484) FM(IP16_11_8) IP16_11_8 FM(IP17_11_8) IP17_11_8 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 485) FM(IP16_15_12) IP16_15_12 FM(IP17_15_12) IP17_15_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 486) FM(IP16_19_16) IP16_19_16 FM(IP17_19_16) IP17_19_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 487) FM(IP16_23_20) IP16_23_20 FM(IP17_23_20) IP17_23_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 488) FM(IP16_27_24) IP16_27_24 FM(IP17_27_24) IP17_27_24 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 489) FM(IP16_31_28) IP16_31_28 FM(IP17_31_28) IP17_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 490)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 491) /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 492) #define MOD_SEL0_31_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3) FM(SEL_MSIOF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 493) #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 494) #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 495) #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 496) #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 497) #define MOD_SEL0_21 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 498) #define MOD_SEL0_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 499) #define MOD_SEL0_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 500) #define MOD_SEL0_18_17 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 501) #define MOD_SEL0_16 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 502) #define MOD_SEL0_14_13 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) FM(SEL_HSCIF2_2) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 503) #define MOD_SEL0_12 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 504) #define MOD_SEL0_11 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 505) #define MOD_SEL0_10 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 506) #define MOD_SEL0_9_8 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 507) #define MOD_SEL0_7_6 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 508) #define MOD_SEL0_5 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 509) #define MOD_SEL0_4_3 FM(SEL_ADGA_0) FM(SEL_ADGA_1) FM(SEL_ADGA_2) FM(SEL_ADGA_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 510)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 511) /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 512) #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 513) #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 514) #define MOD_SEL1_26 FM(SEL_TIMER_TMU1_0) FM(SEL_TIMER_TMU1_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 515) #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 516) #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 517) #define MOD_SEL1_20 FM(SEL_SSI1_0) FM(SEL_SSI1_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 518) #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 519) #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 520) #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 521) #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 522) #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 523) #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 524) #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 525) #define MOD_SEL1_10 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 526) #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 527) #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 528) #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 529) #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 530) #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 531) #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 532) #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 533) #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 534)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 535) /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 536) #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 537) #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 538) #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 539) #define MOD_SEL2_28_27 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) FM(SEL_FM_3)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 540) #define MOD_SEL2_26 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 541) #define MOD_SEL2_25_24_23 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 542) #define MOD_SEL2_21 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 543) #define MOD_SEL2_20 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 544) #define MOD_SEL2_19 FM(SEL_TIMER_TMU2_0) FM(SEL_TIMER_TMU2_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 545) #define MOD_SEL2_18 FM(SEL_ADGB_0) FM(SEL_ADGB_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 546) #define MOD_SEL2_17 FM(SEL_ADGC_0) FM(SEL_ADGC_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 547) #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 548)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 549) #define PINMUX_MOD_SELS \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 550) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 551) MOD_SEL0_31_30_29 MOD_SEL1_31_30 MOD_SEL2_31 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 552) MOD_SEL2_30 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 553) MOD_SEL1_29_28_27 MOD_SEL2_29 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 554) MOD_SEL0_28_27 MOD_SEL2_28_27 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 555) MOD_SEL0_26_25_24 MOD_SEL1_26 MOD_SEL2_26 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 556) MOD_SEL1_25_24 MOD_SEL2_25_24_23 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 557) MOD_SEL0_23 MOD_SEL1_23_22_21 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 558) MOD_SEL0_22 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 559) MOD_SEL0_21 MOD_SEL2_21 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 560) MOD_SEL0_20 MOD_SEL1_20 MOD_SEL2_20 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 561) MOD_SEL0_19 MOD_SEL1_19 MOD_SEL2_19 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 562) MOD_SEL0_18_17 MOD_SEL1_18_17 MOD_SEL2_18 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 563) MOD_SEL2_17 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 564) MOD_SEL0_16 MOD_SEL1_16 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 565) MOD_SEL1_15_14 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 566) MOD_SEL0_14_13 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 567) MOD_SEL1_13 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 568) MOD_SEL0_12 MOD_SEL1_12 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 569) MOD_SEL0_11 MOD_SEL1_11 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 570) MOD_SEL0_10 MOD_SEL1_10 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 571) MOD_SEL0_9_8 MOD_SEL1_9 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 572) MOD_SEL0_7_6 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 573) MOD_SEL1_6 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 574) MOD_SEL0_5 MOD_SEL1_5 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 575) MOD_SEL0_4_3 MOD_SEL1_4 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 576) MOD_SEL1_3 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 577) MOD_SEL1_2 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 578) MOD_SEL1_1 \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 579) MOD_SEL1_0 MOD_SEL2_0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 580)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 581) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 582) * These pins are not able to be muxed but have other properties
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 583) * that can be set, such as drive-strength or pull-up/pull-down enable.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 584) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 585) #define PINMUX_STATIC \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 586) FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 587) FM(QSPI0_IO2) FM(QSPI0_IO3) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 588) FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 589) FM(QSPI1_IO2) FM(QSPI1_IO3) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 590) FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 591) FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 592) FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 593) FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 594) FM(PRESETOUT) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 595) FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) FM(DU_DOTCLKIN3) \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 596) FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 597)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 598) #define PINMUX_PHYS \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 599) FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 600)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 601) enum {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 602) PINMUX_RESERVED = 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 603)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 604) PINMUX_DATA_BEGIN,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 605) GP_ALL(DATA),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 606) PINMUX_DATA_END,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 607)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 608) #define F_(x, y)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 609) #define FM(x) FN_##x,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 610) PINMUX_FUNCTION_BEGIN,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 611) GP_ALL(FN),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 612) PINMUX_GPSR
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 613) PINMUX_IPSR
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 614) PINMUX_MOD_SELS
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 615) PINMUX_FUNCTION_END,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 616) #undef F_
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 617) #undef FM
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 618)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 619) #define F_(x, y)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 620) #define FM(x) x##_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 621) PINMUX_MARK_BEGIN,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 622) PINMUX_GPSR
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 623) PINMUX_IPSR
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 624) PINMUX_MOD_SELS
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 625) PINMUX_STATIC
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 626) PINMUX_PHYS
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 627) PINMUX_MARK_END,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 628) #undef F_
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 629) #undef FM
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 630) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 631)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 632) static const u16 pinmux_data[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 633) PINMUX_DATA_GP_ALL(),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 634)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 635) PINMUX_SINGLE(AVS1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 636) PINMUX_SINGLE(AVS2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 637) PINMUX_SINGLE(CLKOUT),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 638) PINMUX_SINGLE(GP7_02),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 639) PINMUX_SINGLE(GP7_03),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 640) PINMUX_SINGLE(MSIOF0_RXD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 641) PINMUX_SINGLE(MSIOF0_SCK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 642) PINMUX_SINGLE(MSIOF0_TXD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 643) PINMUX_SINGLE(SSI_SCK5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 644) PINMUX_SINGLE(SSI_SDATA5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 645) PINMUX_SINGLE(SSI_WS5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 646)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 647) /* IPSR0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 648) PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 649) PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 650)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 651) PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 652) PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 653) PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 654)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 655) PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 656) PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 657) PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 658)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 659) PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 660) PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 661) PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 662)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 663) PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 664) PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 665) PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 666) PINMUX_IPSR_MSEL(IP0_19_16, FSCLKST2_N_A, I2C_SEL_5_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 667) PINMUX_IPSR_PHYS(IP0_19_16, SCL5, I2C_SEL_5_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 668)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 669) PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 670) PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 671) PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 672) PINMUX_IPSR_PHYS(IP0_23_20, SDA5, I2C_SEL_5_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 673)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 674) PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 675) PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 676) PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 677) PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 678) PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 679) PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 680) PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS2_E, SEL_MSIOF3_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 681)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 682) PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 683) PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 684) PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 685) PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 686) PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 687) PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 688) PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_SS1_E, SEL_MSIOF3_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 689)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 690) /* IPSR1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 691) PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 692) PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 693) PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 694) PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 695) PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 696) PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_SYNC_E, SEL_MSIOF3_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 697)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 698) PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 699) PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 700) PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 701) PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 702) PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 703) PINMUX_IPSR_MSEL(IP1_7_4, MSIOF3_SCK_E, SEL_MSIOF3_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 704)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 705) PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 706) PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 707) PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 708) PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 709) PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 710) PINMUX_IPSR_MSEL(IP1_11_8, MSIOF3_RXD_E, SEL_MSIOF3_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 711)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 712) PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 713) PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 714) PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 715) PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 716) PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 717) PINMUX_IPSR_GPSR(IP1_15_12, FSCLKST2_N_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 718) PINMUX_IPSR_MSEL(IP1_15_12, MSIOF3_TXD_E, SEL_MSIOF3_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 719)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 720) PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 721) PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 722) PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 723) PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 724)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 725) PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A, I2C_SEL_3_0, SEL_PWM1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 726) PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 727) PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B, I2C_SEL_3_0, SEL_VIN4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 728) PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B, I2C_SEL_3_0, SEL_IEBUS_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 729) PINMUX_IPSR_PHYS(IP1_23_20, SCL3, I2C_SEL_3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 730)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 731) PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A, I2C_SEL_3_0, SEL_PWM2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 732) PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 733) PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B, I2C_SEL_3_0, SEL_IEBUS_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 734) PINMUX_IPSR_PHYS(IP1_27_24, SDA3, I2C_SEL_3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 735)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 736) PINMUX_IPSR_GPSR(IP1_31_28, A0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 737) PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 738) PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 739) PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 740) PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 741) PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 742)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 743) /* IPSR2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 744) PINMUX_IPSR_GPSR(IP2_3_0, A1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 745) PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 746) PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 747) PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 748) PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 749) PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 750)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 751) PINMUX_IPSR_GPSR(IP2_7_4, A2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 752) PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 753) PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 754) PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 755) PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 756) PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 757)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 758) PINMUX_IPSR_GPSR(IP2_11_8, A3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 759) PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 760) PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 761) PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 762) PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 763) PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 764)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 765) PINMUX_IPSR_GPSR(IP2_15_12, A4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 766) PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 767) PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 768) PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 769) PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 770) PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 771)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 772) PINMUX_IPSR_GPSR(IP2_19_16, A5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 773) PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 774) PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 775) PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 776) PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 777) PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 778) PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 779)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 780) PINMUX_IPSR_GPSR(IP2_23_20, A6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 781) PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 782) PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 783) PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 784) PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 785) PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 786) PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 787)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 788) PINMUX_IPSR_GPSR(IP2_27_24, A7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 789) PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 790) PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 791) PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 792) PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 793) PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 794) PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 795)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 796) PINMUX_IPSR_GPSR(IP2_31_28, A8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 797) PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 798) PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 799) PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 800) PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 801) PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 802) PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 803)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 804) /* IPSR3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 805) PINMUX_IPSR_GPSR(IP3_3_0, A9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 806) PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 807) PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 808) PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 809)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 810) PINMUX_IPSR_GPSR(IP3_7_4, A10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 811) PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 812) PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_B, SEL_SCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 813) PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 814)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 815) PINMUX_IPSR_GPSR(IP3_11_8, A11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 816) PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 817) PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 818) PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 819) PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 820) PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 821) PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 822) PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 823) PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 824)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 825) PINMUX_IPSR_GPSR(IP3_15_12, A12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 826) PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 827) PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 828) PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 829) PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 830) PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 831)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 832) PINMUX_IPSR_GPSR(IP3_19_16, A13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 833) PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 834) PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 835) PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 836) PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 837) PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 838)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 839) PINMUX_IPSR_GPSR(IP3_23_20, A14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 840) PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 841) PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 842) PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 843) PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 844) PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 845)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 846) PINMUX_IPSR_GPSR(IP3_27_24, A15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 847) PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 848) PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 849) PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 850) PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 851) PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 852)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 853) PINMUX_IPSR_GPSR(IP3_31_28, A16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 854) PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 855) PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 856) PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 857)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 858) /* IPSR4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 859) PINMUX_IPSR_GPSR(IP4_3_0, A17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 860) PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 861) PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 862) PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 863)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 864) PINMUX_IPSR_GPSR(IP4_7_4, A18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 865) PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 866) PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 867) PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 868)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 869) PINMUX_IPSR_GPSR(IP4_11_8, A19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 870) PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 871) PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 872) PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 873)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 874) PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 875) PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 876)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 877) PINMUX_IPSR_GPSR(IP4_19_16, CS1_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 878) PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 879) PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 880)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 881) PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 882) PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 883) PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 884) PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 885) PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 886) PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 887) PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 888) PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 889)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 890) PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 891) PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 892) PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 893) PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 894) PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 895) PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 896)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 897) PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 898) PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 899) PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 900) PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 901) PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 902) PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 903)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 904) /* IPSR5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 905) PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 906) PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 907) PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 908) PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 909) PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 910) PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 911) PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 912)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 913) PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 914) PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 915) PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 916) PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 917) PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 918) PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 919) PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 920) PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 921)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 922) PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 923) PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 924) PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 925) PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 926)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 927) PINMUX_IPSR_GPSR(IP5_15_12, D0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 928) PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 929) PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 930) PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 931) PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 932)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 933) PINMUX_IPSR_GPSR(IP5_19_16, D1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 934) PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 935) PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 936) PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 937) PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 938)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 939) PINMUX_IPSR_GPSR(IP5_23_20, D2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 940) PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 941) PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 942) PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 943)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 944) PINMUX_IPSR_GPSR(IP5_27_24, D3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 945) PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 946) PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 947) PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 948)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 949) PINMUX_IPSR_GPSR(IP5_31_28, D4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 950) PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 951) PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 952) PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 953)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 954) /* IPSR6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 955) PINMUX_IPSR_GPSR(IP6_3_0, D5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 956) PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 957) PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 958) PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 959)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 960) PINMUX_IPSR_GPSR(IP6_7_4, D6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 961) PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 962) PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 963) PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 964)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 965) PINMUX_IPSR_GPSR(IP6_11_8, D7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 966) PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 967) PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 968) PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 969)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 970) PINMUX_IPSR_GPSR(IP6_15_12, D8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 971) PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 972) PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 973) PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 974) PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 975) PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 976)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 977) PINMUX_IPSR_GPSR(IP6_19_16, D9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 978) PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 979) PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 980) PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 981) PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 982)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 983) PINMUX_IPSR_GPSR(IP6_23_20, D10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 984) PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 985) PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 986) PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 987) PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 988) PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 989) PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 990)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 991) PINMUX_IPSR_GPSR(IP6_27_24, D11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 992) PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 993) PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 994) PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 995) PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 996) PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_C, SEL_SCIF4_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 997) PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 998)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 999) PINMUX_IPSR_GPSR(IP6_31_28, D12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1000) PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1001) PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1002) PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1003) PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1004) PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1005)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1006) /* IPSR7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1007) PINMUX_IPSR_GPSR(IP7_3_0, D13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1008) PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1009) PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1010) PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1011) PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1012) PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1013)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1014) PINMUX_IPSR_GPSR(IP7_7_4, D14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1015) PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1016) PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1017) PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1018) PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1019) PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1020) PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1021)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1022) PINMUX_IPSR_GPSR(IP7_11_8, D15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1023) PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1024) PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1025) PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1026) PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1027) PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1028) PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1029)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1030) PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1031) PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1032) PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1033)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1034) PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1035) PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1036) PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1037)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1038) PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1039) PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1040) PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1041) PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1042)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1043) PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1044) PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1045) PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1046) PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1047)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1048) /* IPSR8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1049) PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1050) PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1051) PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1052) PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1053)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1054) PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1055) PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1056) PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1057) PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1058)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1059) PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1060) PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1061) PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1062)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1063) PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1064) PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1065) PINMUX_IPSR_GPSR(IP8_15_12, NFCE_N_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1066) PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1067) PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1068)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1069) PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1070) PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1071) PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1072) PINMUX_IPSR_GPSR(IP8_19_16, NFWP_N_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1073) PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1074) PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1075)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1076) PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1077) PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1078) PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1079) PINMUX_IPSR_GPSR(IP8_23_20, NFDATA14_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1080) PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1081) PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1082)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1083) PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1084) PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1085) PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1086) PINMUX_IPSR_GPSR(IP8_27_24, NFDATA15_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1087) PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1088) PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1089)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1090) PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1091) PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1092) PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1093) PINMUX_IPSR_GPSR(IP8_31_28, NFRB_N_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1094) PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1095) PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1096)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1097) /* IPSR9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1098) PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1099) PINMUX_IPSR_GPSR(IP9_3_0, NFDATA8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1100)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1101) PINMUX_IPSR_GPSR(IP9_7_4, SD2_CMD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1102) PINMUX_IPSR_GPSR(IP9_7_4, NFDATA9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1103)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1104) PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1105) PINMUX_IPSR_GPSR(IP9_11_8, NFDATA10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1106)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1107) PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1108) PINMUX_IPSR_GPSR(IP9_15_12, NFDATA11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1109)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1110) PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1111) PINMUX_IPSR_GPSR(IP9_19_16, NFDATA12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1112)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1113) PINMUX_IPSR_GPSR(IP9_23_20, SD2_DAT3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1114) PINMUX_IPSR_GPSR(IP9_23_20, NFDATA13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1115)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1116) PINMUX_IPSR_GPSR(IP9_27_24, SD2_DS),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1117) PINMUX_IPSR_GPSR(IP9_27_24, NFALE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1118) PINMUX_IPSR_GPSR(IP9_27_24, SATA_DEVSLP_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1119)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1120) PINMUX_IPSR_GPSR(IP9_31_28, SD3_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1121) PINMUX_IPSR_GPSR(IP9_31_28, NFWE_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1122)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1123) /* IPSR10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1124) PINMUX_IPSR_GPSR(IP10_3_0, SD3_CMD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1125) PINMUX_IPSR_GPSR(IP10_3_0, NFRE_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1126)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1127) PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1128) PINMUX_IPSR_GPSR(IP10_7_4, NFDATA0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1129)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1130) PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1131) PINMUX_IPSR_GPSR(IP10_11_8, NFDATA1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1132)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1133) PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1134) PINMUX_IPSR_GPSR(IP10_15_12, NFDATA2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1135)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1136) PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1137) PINMUX_IPSR_GPSR(IP10_19_16, NFDATA3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1138)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1139) PINMUX_IPSR_GPSR(IP10_23_20, SD3_DAT4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1140) PINMUX_IPSR_MSEL(IP10_23_20, SD2_CD_A, SEL_SDHI2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1141) PINMUX_IPSR_GPSR(IP10_23_20, NFDATA4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1142)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1143) PINMUX_IPSR_GPSR(IP10_27_24, SD3_DAT5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1144) PINMUX_IPSR_MSEL(IP10_27_24, SD2_WP_A, SEL_SDHI2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1145) PINMUX_IPSR_GPSR(IP10_27_24, NFDATA5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1146)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1147) PINMUX_IPSR_GPSR(IP10_31_28, SD3_DAT6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1148) PINMUX_IPSR_GPSR(IP10_31_28, SD3_CD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1149) PINMUX_IPSR_GPSR(IP10_31_28, NFDATA6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1150)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1151) /* IPSR11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1152) PINMUX_IPSR_GPSR(IP11_3_0, SD3_DAT7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1153) PINMUX_IPSR_GPSR(IP11_3_0, SD3_WP),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1154) PINMUX_IPSR_GPSR(IP11_3_0, NFDATA7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1155)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1156) PINMUX_IPSR_GPSR(IP11_7_4, SD3_DS),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1157) PINMUX_IPSR_GPSR(IP11_7_4, NFCLE),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1158)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1159) PINMUX_IPSR_GPSR(IP11_11_8, SD0_CD),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1160) PINMUX_IPSR_MSEL(IP11_11_8, SCL2_B, SEL_I2C2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1161) PINMUX_IPSR_MSEL(IP11_11_8, SIM0_RST_A, SEL_SIMCARD_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1162)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1163) PINMUX_IPSR_GPSR(IP11_15_12, SD0_WP),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1164) PINMUX_IPSR_MSEL(IP11_15_12, SDA2_B, SEL_I2C2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1165)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1166) PINMUX_IPSR_MSEL(IP11_19_16, SD1_CD, I2C_SEL_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1167) PINMUX_IPSR_PHYS_MSEL(IP11_19_16, SIM0_CLK_B, I2C_SEL_0_0, SEL_SIMCARD_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1168) PINMUX_IPSR_PHYS(IP11_19_16, SCL0, I2C_SEL_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1169)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1170) PINMUX_IPSR_MSEL(IP11_23_20, SD1_WP, I2C_SEL_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1171) PINMUX_IPSR_PHYS_MSEL(IP11_23_20, SIM0_D_B, I2C_SEL_0_0, SEL_SIMCARD_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1172) PINMUX_IPSR_PHYS(IP11_23_20, SDA0, I2C_SEL_0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1173)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1174) PINMUX_IPSR_GPSR(IP11_27_24, SCK0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1175) PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_B, SEL_HSCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1176) PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1177) PINMUX_IPSR_MSEL(IP11_27_24, AUDIO_CLKC_B, SEL_ADGC_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1178) PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1179) PINMUX_IPSR_MSEL(IP11_27_24, SIM0_RST_B, SEL_SIMCARD_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1180) PINMUX_IPSR_MSEL(IP11_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1181) PINMUX_IPSR_MSEL(IP11_27_24, RIF0_CLK_B, SEL_DRIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1182) PINMUX_IPSR_GPSR(IP11_27_24, ADICHS2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1183) PINMUX_IPSR_MSEL(IP11_27_24, SCK5_B, SEL_SCIF5_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1184)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1185) PINMUX_IPSR_GPSR(IP11_31_28, RX0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1186) PINMUX_IPSR_MSEL(IP11_31_28, HRX1_B, SEL_HSCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1187) PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK0_C, SEL_TSIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1188) PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1189) PINMUX_IPSR_MSEL(IP11_31_28, RIF0_D0_B, SEL_DRIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1190)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1191) /* IPSR12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1192) PINMUX_IPSR_GPSR(IP12_3_0, TX0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1193) PINMUX_IPSR_MSEL(IP12_3_0, HTX1_B, SEL_HSCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1194) PINMUX_IPSR_MSEL(IP12_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1195) PINMUX_IPSR_MSEL(IP12_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1196) PINMUX_IPSR_MSEL(IP12_3_0, RIF0_D1_B, SEL_DRIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1197)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1198) PINMUX_IPSR_GPSR(IP12_7_4, CTS0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1199) PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_B, SEL_HSCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1200) PINMUX_IPSR_MSEL(IP12_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1201) PINMUX_IPSR_MSEL(IP12_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1202) PINMUX_IPSR_MSEL(IP12_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1203) PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1204) PINMUX_IPSR_GPSR(IP12_7_4, AUDIO_CLKOUT_C),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1205) PINMUX_IPSR_GPSR(IP12_7_4, ADICS_SAMP),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1206)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1207) PINMUX_IPSR_GPSR(IP12_11_8, RTS0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1208) PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_B, SEL_HSCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1209) PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1210) PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKA_B, SEL_ADGA_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1211) PINMUX_IPSR_MSEL(IP12_11_8, SCL2_A, SEL_I2C2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1212) PINMUX_IPSR_MSEL(IP12_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1213) PINMUX_IPSR_MSEL(IP12_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1214) PINMUX_IPSR_GPSR(IP12_11_8, ADICHS1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1215)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1216) PINMUX_IPSR_MSEL(IP12_15_12, RX1_A, SEL_SCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1217) PINMUX_IPSR_MSEL(IP12_15_12, HRX1_A, SEL_HSCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1218) PINMUX_IPSR_MSEL(IP12_15_12, TS_SDAT0_C, SEL_TSIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1219) PINMUX_IPSR_MSEL(IP12_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1220) PINMUX_IPSR_MSEL(IP12_15_12, RIF1_CLK_C, SEL_DRIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1221)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1222) PINMUX_IPSR_MSEL(IP12_19_16, TX1_A, SEL_SCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1223) PINMUX_IPSR_MSEL(IP12_19_16, HTX1_A, SEL_HSCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1224) PINMUX_IPSR_MSEL(IP12_19_16, TS_SDEN0_C, SEL_TSIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1225) PINMUX_IPSR_MSEL(IP12_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1226) PINMUX_IPSR_MSEL(IP12_19_16, RIF1_D0_C, SEL_DRIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1227)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1228) PINMUX_IPSR_GPSR(IP12_23_20, CTS1_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1229) PINMUX_IPSR_MSEL(IP12_23_20, HCTS1_N_A, SEL_HSCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1230) PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1231) PINMUX_IPSR_MSEL(IP12_23_20, TS_SDEN1_C, SEL_TSIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1232) PINMUX_IPSR_MSEL(IP12_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1233) PINMUX_IPSR_MSEL(IP12_23_20, RIF1_D0_B, SEL_DRIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1234) PINMUX_IPSR_GPSR(IP12_23_20, ADIDATA),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1235)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1236) PINMUX_IPSR_GPSR(IP12_27_24, RTS1_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1237) PINMUX_IPSR_MSEL(IP12_27_24, HRTS1_N_A, SEL_HSCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1238) PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1239) PINMUX_IPSR_MSEL(IP12_27_24, TS_SDAT1_C, SEL_TSIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1240) PINMUX_IPSR_MSEL(IP12_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1241) PINMUX_IPSR_MSEL(IP12_27_24, RIF1_D1_B, SEL_DRIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1242) PINMUX_IPSR_GPSR(IP12_27_24, ADICHS0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1243)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1244) PINMUX_IPSR_GPSR(IP12_31_28, SCK2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1245) PINMUX_IPSR_MSEL(IP12_31_28, SCIF_CLK_B, SEL_SCIF_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1246) PINMUX_IPSR_MSEL(IP12_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1247) PINMUX_IPSR_MSEL(IP12_31_28, TS_SCK1_C, SEL_TSIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1248) PINMUX_IPSR_MSEL(IP12_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1249) PINMUX_IPSR_MSEL(IP12_31_28, RIF1_CLK_B, SEL_DRIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1250) PINMUX_IPSR_GPSR(IP12_31_28, ADICLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1251)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1252) /* IPSR13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1253) PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1254) PINMUX_IPSR_MSEL(IP13_3_0, SD2_CD_B, SEL_SDHI2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1255) PINMUX_IPSR_MSEL(IP13_3_0, SCL1_A, SEL_I2C1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1256) PINMUX_IPSR_MSEL(IP13_3_0, FMCLK_A, SEL_FM_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1257) PINMUX_IPSR_MSEL(IP13_3_0, RIF1_D1_C, SEL_DRIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1258) PINMUX_IPSR_GPSR(IP13_3_0, FSO_CFE_0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1259)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1260) PINMUX_IPSR_MSEL(IP13_7_4, RX2_A, SEL_SCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1261) PINMUX_IPSR_MSEL(IP13_7_4, SD2_WP_B, SEL_SDHI2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1262) PINMUX_IPSR_MSEL(IP13_7_4, SDA1_A, SEL_I2C1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1263) PINMUX_IPSR_MSEL(IP13_7_4, FMIN_A, SEL_FM_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1264) PINMUX_IPSR_MSEL(IP13_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1265) PINMUX_IPSR_GPSR(IP13_7_4, FSO_CFE_1_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1266)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1267) PINMUX_IPSR_GPSR(IP13_11_8, HSCK0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1268) PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1269) PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKB_A, SEL_ADGB_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1270) PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA1_B, SEL_SSI1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1271) PINMUX_IPSR_MSEL(IP13_11_8, TS_SCK0_D, SEL_TSIF0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1272) PINMUX_IPSR_MSEL(IP13_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1273) PINMUX_IPSR_MSEL(IP13_11_8, RIF0_CLK_C, SEL_DRIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1274) PINMUX_IPSR_MSEL(IP13_11_8, RX5_B, SEL_SCIF5_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1275)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1276) PINMUX_IPSR_GPSR(IP13_15_12, HRX0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1277) PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1278) PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA2_B, SEL_SSI2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1279) PINMUX_IPSR_MSEL(IP13_15_12, TS_SDEN0_D, SEL_TSIF0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1280) PINMUX_IPSR_MSEL(IP13_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1281) PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_C, SEL_DRIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1282)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1283) PINMUX_IPSR_GPSR(IP13_19_16, HTX0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1284) PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1285) PINMUX_IPSR_MSEL(IP13_19_16, SSI_SDATA9_B, SEL_SSI9_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1286) PINMUX_IPSR_MSEL(IP13_19_16, TS_SDAT0_D, SEL_TSIF0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1287) PINMUX_IPSR_MSEL(IP13_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1288) PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_C, SEL_DRIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1289)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1290) PINMUX_IPSR_GPSR(IP13_23_20, HCTS0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1291) PINMUX_IPSR_MSEL(IP13_23_20, RX2_B, SEL_SCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1292) PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1293) PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK9_A, SEL_SSI9_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1294) PINMUX_IPSR_MSEL(IP13_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1295) PINMUX_IPSR_MSEL(IP13_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1296) PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1297) PINMUX_IPSR_GPSR(IP13_23_20, AUDIO_CLKOUT1_A),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1298)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1299) PINMUX_IPSR_GPSR(IP13_27_24, HRTS0_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1300) PINMUX_IPSR_MSEL(IP13_27_24, TX2_B, SEL_SCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1301) PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1302) PINMUX_IPSR_MSEL(IP13_27_24, SSI_WS9_A, SEL_SSI9_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1303) PINMUX_IPSR_MSEL(IP13_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1304) PINMUX_IPSR_MSEL(IP13_27_24, BPFCLK_A, SEL_FM_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1305) PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT2_A),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1306)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1307) PINMUX_IPSR_GPSR(IP13_31_28, MSIOF0_SYNC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1308) PINMUX_IPSR_GPSR(IP13_31_28, AUDIO_CLKOUT_A),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1309) PINMUX_IPSR_MSEL(IP13_31_28, TX5_B, SEL_SCIF5_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1310) PINMUX_IPSR_MSEL(IP13_31_28, BPFCLK_D, SEL_FM_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1311)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1312) /* IPSR14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1313) PINMUX_IPSR_GPSR(IP14_3_0, MSIOF0_SS1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1314) PINMUX_IPSR_MSEL(IP14_3_0, RX5_A, SEL_SCIF5_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1315) PINMUX_IPSR_GPSR(IP14_3_0, NFWP_N_A),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1316) PINMUX_IPSR_MSEL(IP14_3_0, AUDIO_CLKA_C, SEL_ADGA_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1317) PINMUX_IPSR_MSEL(IP14_3_0, SSI_SCK2_A, SEL_SSI2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1318) PINMUX_IPSR_MSEL(IP14_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1319) PINMUX_IPSR_GPSR(IP14_3_0, AUDIO_CLKOUT3_A),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1320) PINMUX_IPSR_MSEL(IP14_3_0, TCLK1_B, SEL_TIMER_TMU1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1321)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1322) PINMUX_IPSR_GPSR(IP14_7_4, MSIOF0_SS2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1323) PINMUX_IPSR_MSEL(IP14_7_4, TX5_A, SEL_SCIF5_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1324) PINMUX_IPSR_MSEL(IP14_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1325) PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_A, SEL_ADGC_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1326) PINMUX_IPSR_MSEL(IP14_7_4, SSI_WS2_A, SEL_SSI2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1327) PINMUX_IPSR_MSEL(IP14_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1328) PINMUX_IPSR_GPSR(IP14_7_4, AUDIO_CLKOUT_D),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1329) PINMUX_IPSR_MSEL(IP14_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1330)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1331) PINMUX_IPSR_GPSR(IP14_11_8, MLB_CLK),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1332) PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1333) PINMUX_IPSR_MSEL(IP14_11_8, SCL1_B, SEL_I2C1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1334)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1335) PINMUX_IPSR_GPSR(IP14_15_12, MLB_SIG),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1336) PINMUX_IPSR_MSEL(IP14_15_12, RX1_B, SEL_SCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1337) PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1338) PINMUX_IPSR_MSEL(IP14_15_12, SDA1_B, SEL_I2C1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1339)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1340) PINMUX_IPSR_GPSR(IP14_19_16, MLB_DAT),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1341) PINMUX_IPSR_MSEL(IP14_19_16, TX1_B, SEL_SCIF1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1342) PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1343)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1344) PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK01239),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1345) PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1346)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1347) PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS01239),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1348) PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1349)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1350) PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1351) PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1352)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1353) /* IPSR15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1354) PINMUX_IPSR_MSEL(IP15_3_0, SSI_SDATA1_A, SEL_SSI1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1355)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1356) PINMUX_IPSR_MSEL(IP15_7_4, SSI_SDATA2_A, SEL_SSI2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1357) PINMUX_IPSR_MSEL(IP15_7_4, SSI_SCK1_B, SEL_SSI1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1358)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1359) PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK349),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1360) PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1361) PINMUX_IPSR_MSEL(IP15_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1362)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1363) PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS349),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1364) PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1365) PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1366) PINMUX_IPSR_MSEL(IP15_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1367)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1368) PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1369) PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1370) PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1371) PINMUX_IPSR_MSEL(IP15_19_16, TS_SCK0_A, SEL_TSIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1372) PINMUX_IPSR_MSEL(IP15_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1373) PINMUX_IPSR_MSEL(IP15_19_16, RIF0_D1_A, SEL_DRIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1374) PINMUX_IPSR_MSEL(IP15_19_16, RIF2_D0_A, SEL_DRIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1375)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1376) PINMUX_IPSR_GPSR(IP15_23_20, SSI_SCK4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1377) PINMUX_IPSR_MSEL(IP15_23_20, HRX2_A, SEL_HSCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1378) PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1379) PINMUX_IPSR_MSEL(IP15_23_20, TS_SDAT0_A, SEL_TSIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1380) PINMUX_IPSR_MSEL(IP15_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1381) PINMUX_IPSR_MSEL(IP15_23_20, RIF0_CLK_A, SEL_DRIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1382) PINMUX_IPSR_MSEL(IP15_23_20, RIF2_CLK_A, SEL_DRIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1383)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1384) PINMUX_IPSR_GPSR(IP15_27_24, SSI_WS4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1385) PINMUX_IPSR_MSEL(IP15_27_24, HTX2_A, SEL_HSCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1386) PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1387) PINMUX_IPSR_MSEL(IP15_27_24, TS_SDEN0_A, SEL_TSIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1388) PINMUX_IPSR_MSEL(IP15_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1389) PINMUX_IPSR_MSEL(IP15_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1390) PINMUX_IPSR_MSEL(IP15_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1391)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1392) PINMUX_IPSR_GPSR(IP15_31_28, SSI_SDATA4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1393) PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_A, SEL_HSCIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1394) PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1395) PINMUX_IPSR_MSEL(IP15_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1396) PINMUX_IPSR_MSEL(IP15_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1397) PINMUX_IPSR_MSEL(IP15_31_28, RIF0_D0_A, SEL_DRIF0_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1398) PINMUX_IPSR_MSEL(IP15_31_28, RIF2_D1_A, SEL_DRIF2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1399)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1400) /* IPSR16 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1401) PINMUX_IPSR_GPSR(IP16_3_0, SSI_SCK6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1402) PINMUX_IPSR_GPSR(IP16_3_0, USB2_PWEN),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1403) PINMUX_IPSR_MSEL(IP16_3_0, SIM0_RST_D, SEL_SIMCARD_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1404)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1405) PINMUX_IPSR_GPSR(IP16_7_4, SSI_WS6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1406) PINMUX_IPSR_GPSR(IP16_7_4, USB2_OVC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1407) PINMUX_IPSR_MSEL(IP16_7_4, SIM0_D_D, SEL_SIMCARD_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1408)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1409) PINMUX_IPSR_GPSR(IP16_11_8, SSI_SDATA6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1410) PINMUX_IPSR_MSEL(IP16_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1411) PINMUX_IPSR_GPSR(IP16_11_8, SATA_DEVSLP_A),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1412)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1413) PINMUX_IPSR_GPSR(IP16_15_12, SSI_SCK78),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1414) PINMUX_IPSR_MSEL(IP16_15_12, HRX2_B, SEL_HSCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1415) PINMUX_IPSR_MSEL(IP16_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1416) PINMUX_IPSR_MSEL(IP16_15_12, TS_SCK1_A, SEL_TSIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1417) PINMUX_IPSR_MSEL(IP16_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1418) PINMUX_IPSR_MSEL(IP16_15_12, RIF1_CLK_A, SEL_DRIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1419) PINMUX_IPSR_MSEL(IP16_15_12, RIF3_CLK_A, SEL_DRIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1420)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1421) PINMUX_IPSR_GPSR(IP16_19_16, SSI_WS78),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1422) PINMUX_IPSR_MSEL(IP16_19_16, HTX2_B, SEL_HSCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1423) PINMUX_IPSR_MSEL(IP16_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1424) PINMUX_IPSR_MSEL(IP16_19_16, TS_SDAT1_A, SEL_TSIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1425) PINMUX_IPSR_MSEL(IP16_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1426) PINMUX_IPSR_MSEL(IP16_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1427) PINMUX_IPSR_MSEL(IP16_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1428)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1429) PINMUX_IPSR_GPSR(IP16_23_20, SSI_SDATA7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1430) PINMUX_IPSR_MSEL(IP16_23_20, HCTS2_N_B, SEL_HSCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1431) PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1432) PINMUX_IPSR_MSEL(IP16_23_20, TS_SDEN1_A, SEL_TSIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1433) PINMUX_IPSR_MSEL(IP16_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1434) PINMUX_IPSR_MSEL(IP16_23_20, RIF1_D0_A, SEL_DRIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1435) PINMUX_IPSR_MSEL(IP16_23_20, RIF3_D0_A, SEL_DRIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1436) PINMUX_IPSR_MSEL(IP16_23_20, TCLK2_A, SEL_TIMER_TMU2_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1437)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1438) PINMUX_IPSR_GPSR(IP16_27_24, SSI_SDATA8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1439) PINMUX_IPSR_MSEL(IP16_27_24, HRTS2_N_B, SEL_HSCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1440) PINMUX_IPSR_MSEL(IP16_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1441) PINMUX_IPSR_MSEL(IP16_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1442) PINMUX_IPSR_MSEL(IP16_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1443) PINMUX_IPSR_MSEL(IP16_27_24, RIF1_D1_A, SEL_DRIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1444) PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D1_A, SEL_DRIF3_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1445)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1446) PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA9_A, SEL_SSI9_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1447) PINMUX_IPSR_MSEL(IP16_31_28, HSCK2_B, SEL_HSCIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1448) PINMUX_IPSR_MSEL(IP16_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1449) PINMUX_IPSR_MSEL(IP16_31_28, HSCK1_A, SEL_HSCIF1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1450) PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS1_B, SEL_SSI1_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1451) PINMUX_IPSR_GPSR(IP16_31_28, SCK1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1452) PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1453) PINMUX_IPSR_MSEL(IP16_31_28, SCK5_A, SEL_SCIF5_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1454)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1455) /* IPSR17 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1456) PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKA_A, SEL_ADGA_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1457)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1458) PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKB_B, SEL_ADGB_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1459) PINMUX_IPSR_MSEL(IP17_7_4, SCIF_CLK_A, SEL_SCIF_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1460) PINMUX_IPSR_MSEL(IP17_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1461) PINMUX_IPSR_MSEL(IP17_7_4, REMOCON_A, SEL_REMOCON_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1462) PINMUX_IPSR_MSEL(IP17_7_4, TCLK1_A, SEL_TIMER_TMU1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1463)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1464) PINMUX_IPSR_GPSR(IP17_11_8, USB0_PWEN),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1465) PINMUX_IPSR_MSEL(IP17_11_8, SIM0_RST_C, SEL_SIMCARD_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1466) PINMUX_IPSR_MSEL(IP17_11_8, TS_SCK1_D, SEL_TSIF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1467) PINMUX_IPSR_MSEL(IP17_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1468) PINMUX_IPSR_MSEL(IP17_11_8, BPFCLK_B, SEL_FM_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1469) PINMUX_IPSR_MSEL(IP17_11_8, RIF3_CLK_B, SEL_DRIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1470) PINMUX_IPSR_MSEL(IP17_11_8, HSCK2_C, SEL_HSCIF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1471)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1472) PINMUX_IPSR_GPSR(IP17_15_12, USB0_OVC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1473) PINMUX_IPSR_MSEL(IP17_15_12, SIM0_D_C, SEL_SIMCARD_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1474) PINMUX_IPSR_MSEL(IP17_15_12, TS_SDAT1_D, SEL_TSIF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1475) PINMUX_IPSR_MSEL(IP17_15_12, STP_ISD_1_D, SEL_SSP1_1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1476) PINMUX_IPSR_MSEL(IP17_15_12, RIF3_SYNC_B, SEL_DRIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1477) PINMUX_IPSR_MSEL(IP17_15_12, HRX2_C, SEL_HSCIF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1478)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1479) PINMUX_IPSR_GPSR(IP17_19_16, USB1_PWEN),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1480) PINMUX_IPSR_MSEL(IP17_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1481) PINMUX_IPSR_MSEL(IP17_19_16, SSI_SCK1_A, SEL_SSI1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1482) PINMUX_IPSR_MSEL(IP17_19_16, TS_SCK0_E, SEL_TSIF0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1483) PINMUX_IPSR_MSEL(IP17_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1484) PINMUX_IPSR_MSEL(IP17_19_16, FMCLK_B, SEL_FM_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1485) PINMUX_IPSR_MSEL(IP17_19_16, RIF2_CLK_B, SEL_DRIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1486) PINMUX_IPSR_MSEL(IP17_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1487) PINMUX_IPSR_MSEL(IP17_19_16, HTX2_C, SEL_HSCIF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1488)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1489) PINMUX_IPSR_GPSR(IP17_23_20, USB1_OVC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1490) PINMUX_IPSR_MSEL(IP17_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1491) PINMUX_IPSR_MSEL(IP17_23_20, SSI_WS1_A, SEL_SSI1_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1492) PINMUX_IPSR_MSEL(IP17_23_20, TS_SDAT0_E, SEL_TSIF0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1493) PINMUX_IPSR_MSEL(IP17_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1494) PINMUX_IPSR_MSEL(IP17_23_20, FMIN_B, SEL_FM_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1495) PINMUX_IPSR_MSEL(IP17_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1496) PINMUX_IPSR_MSEL(IP17_23_20, REMOCON_B, SEL_REMOCON_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1497) PINMUX_IPSR_MSEL(IP17_23_20, HCTS2_N_C, SEL_HSCIF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1498)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1499) PINMUX_IPSR_GPSR(IP17_27_24, USB30_PWEN),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1500) PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1501) PINMUX_IPSR_MSEL(IP17_27_24, SSI_SCK2_B, SEL_SSI2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1502) PINMUX_IPSR_MSEL(IP17_27_24, TS_SDEN1_D, SEL_TSIF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1503) PINMUX_IPSR_MSEL(IP17_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1504) PINMUX_IPSR_MSEL(IP17_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1505) PINMUX_IPSR_MSEL(IP17_27_24, RIF3_D0_B, SEL_DRIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1506) PINMUX_IPSR_MSEL(IP17_27_24, TCLK2_B, SEL_TIMER_TMU2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1507) PINMUX_IPSR_GPSR(IP17_27_24, TPU0TO0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1508) PINMUX_IPSR_MSEL(IP17_27_24, BPFCLK_C, SEL_FM_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1509) PINMUX_IPSR_MSEL(IP17_27_24, HRTS2_N_C, SEL_HSCIF2_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1510)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1511) PINMUX_IPSR_GPSR(IP17_31_28, USB30_OVC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1512) PINMUX_IPSR_GPSR(IP17_31_28, AUDIO_CLKOUT1_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1513) PINMUX_IPSR_MSEL(IP17_31_28, SSI_WS2_B, SEL_SSI2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1514) PINMUX_IPSR_MSEL(IP17_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1515) PINMUX_IPSR_MSEL(IP17_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1516) PINMUX_IPSR_MSEL(IP17_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1517) PINMUX_IPSR_MSEL(IP17_31_28, RIF3_D1_B, SEL_DRIF3_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1518) PINMUX_IPSR_GPSR(IP17_31_28, FSO_TOE_N),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1519) PINMUX_IPSR_GPSR(IP17_31_28, TPU0TO1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1520)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1521) /* IPSR18 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1522) PINMUX_IPSR_GPSR(IP18_3_0, USB2_CH3_PWEN),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1523) PINMUX_IPSR_GPSR(IP18_3_0, AUDIO_CLKOUT2_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1524) PINMUX_IPSR_MSEL(IP18_3_0, SSI_SCK9_B, SEL_SSI9_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1525) PINMUX_IPSR_MSEL(IP18_3_0, TS_SDEN0_E, SEL_TSIF0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1526) PINMUX_IPSR_MSEL(IP18_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1527) PINMUX_IPSR_MSEL(IP18_3_0, RIF2_D0_B, SEL_DRIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1528) PINMUX_IPSR_GPSR(IP18_3_0, TPU0TO2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1529) PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_C, SEL_FM_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1530) PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_D, SEL_FM_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1531)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1532) PINMUX_IPSR_GPSR(IP18_7_4, USB2_CH3_OVC),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1533) PINMUX_IPSR_GPSR(IP18_7_4, AUDIO_CLKOUT3_B),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1534) PINMUX_IPSR_MSEL(IP18_7_4, SSI_WS9_B, SEL_SSI9_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1535) PINMUX_IPSR_MSEL(IP18_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1536) PINMUX_IPSR_MSEL(IP18_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1537) PINMUX_IPSR_MSEL(IP18_7_4, RIF2_D1_B, SEL_DRIF2_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1538) PINMUX_IPSR_GPSR(IP18_7_4, TPU0TO3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1539) PINMUX_IPSR_MSEL(IP18_7_4, FMIN_C, SEL_FM_2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1540) PINMUX_IPSR_MSEL(IP18_7_4, FMIN_D, SEL_FM_3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1541)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1542) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1543) * Static pins can not be muxed between different functions but
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1544) * still need mark entries in the pinmux list. Add each static
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1545) * pin to the list without an associated function. The sh-pfc
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1546) * core will do the right thing and skip trying to mux the pin
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1547) * while still applying configuration to it.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1548) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1549) #define FM(x) PINMUX_DATA(x##_MARK, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1550) PINMUX_STATIC
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1551) #undef FM
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1552) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1553)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1554) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1555) * Pins not associated with a GPIO port.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1556) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1557) enum {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1558) GP_ASSIGN_LAST(),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1559) NOGP_ALL(),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1560) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1561)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1562) static const struct sh_pfc_pin pinmux_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1563) PINMUX_GPIO_GP_ALL(),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1564) PINMUX_NOGP_ALL(),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1565) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1566)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1567) /* - AUDIO CLOCK ------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1568) static const unsigned int audio_clk_a_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1569) /* CLK A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1570) RCAR_GP_PIN(6, 22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1571) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1572) static const unsigned int audio_clk_a_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1573) AUDIO_CLKA_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1574) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1575) static const unsigned int audio_clk_a_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1576) /* CLK A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1577) RCAR_GP_PIN(5, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1578) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1579) static const unsigned int audio_clk_a_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1580) AUDIO_CLKA_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1581) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1582) static const unsigned int audio_clk_a_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1583) /* CLK A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1584) RCAR_GP_PIN(5, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1585) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1586) static const unsigned int audio_clk_a_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1587) AUDIO_CLKA_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1588) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1589) static const unsigned int audio_clk_b_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1590) /* CLK B */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1591) RCAR_GP_PIN(5, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1592) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1593) static const unsigned int audio_clk_b_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1594) AUDIO_CLKB_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1595) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1596) static const unsigned int audio_clk_b_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1597) /* CLK B */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1598) RCAR_GP_PIN(6, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1599) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1600) static const unsigned int audio_clk_b_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1601) AUDIO_CLKB_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1602) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1603) static const unsigned int audio_clk_c_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1604) /* CLK C */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1605) RCAR_GP_PIN(5, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1606) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1607) static const unsigned int audio_clk_c_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1608) AUDIO_CLKC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1609) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1610) static const unsigned int audio_clk_c_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1611) /* CLK C */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1612) RCAR_GP_PIN(5, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1613) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1614) static const unsigned int audio_clk_c_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1615) AUDIO_CLKC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1616) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1617) static const unsigned int audio_clkout_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1618) /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1619) RCAR_GP_PIN(5, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1620) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1621) static const unsigned int audio_clkout_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1622) AUDIO_CLKOUT_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1623) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1624) static const unsigned int audio_clkout_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1625) /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1626) RCAR_GP_PIN(6, 28),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1627) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1628) static const unsigned int audio_clkout_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1629) AUDIO_CLKOUT_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1630) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1631) static const unsigned int audio_clkout_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1632) /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1633) RCAR_GP_PIN(5, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1634) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1635) static const unsigned int audio_clkout_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1636) AUDIO_CLKOUT_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1637) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1638) static const unsigned int audio_clkout_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1639) /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1640) RCAR_GP_PIN(5, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1641) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1642) static const unsigned int audio_clkout_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1643) AUDIO_CLKOUT_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1644) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1645) static const unsigned int audio_clkout1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1646) /* CLKOUT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1647) RCAR_GP_PIN(5, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1648) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1649) static const unsigned int audio_clkout1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1650) AUDIO_CLKOUT1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1651) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1652) static const unsigned int audio_clkout1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1653) /* CLKOUT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1654) RCAR_GP_PIN(6, 29),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1655) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1656) static const unsigned int audio_clkout1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1657) AUDIO_CLKOUT1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1658) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1659) static const unsigned int audio_clkout2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1660) /* CLKOUT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1661) RCAR_GP_PIN(5, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1662) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1663) static const unsigned int audio_clkout2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1664) AUDIO_CLKOUT2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1665) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1666) static const unsigned int audio_clkout2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1667) /* CLKOUT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1668) RCAR_GP_PIN(6, 30),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1669) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1670) static const unsigned int audio_clkout2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1671) AUDIO_CLKOUT2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1672) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1673) static const unsigned int audio_clkout3_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1674) /* CLKOUT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1675) RCAR_GP_PIN(5, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1676) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1677) static const unsigned int audio_clkout3_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1678) AUDIO_CLKOUT3_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1679) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1680) static const unsigned int audio_clkout3_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1681) /* CLKOUT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1682) RCAR_GP_PIN(6, 31),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1683) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1684) static const unsigned int audio_clkout3_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1685) AUDIO_CLKOUT3_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1686) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1687)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1688) /* - EtherAVB --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1689) static const unsigned int avb_link_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1690) /* AVB_LINK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1691) RCAR_GP_PIN(2, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1692) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1693) static const unsigned int avb_link_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1694) AVB_LINK_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1695) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1696) static const unsigned int avb_magic_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1697) /* AVB_MAGIC_ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1698) RCAR_GP_PIN(2, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1699) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1700) static const unsigned int avb_magic_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1701) AVB_MAGIC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1702) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1703) static const unsigned int avb_phy_int_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1704) /* AVB_PHY_INT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1705) RCAR_GP_PIN(2, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1706) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1707) static const unsigned int avb_phy_int_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1708) AVB_PHY_INT_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1709) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1710) static const unsigned int avb_mdio_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1711) /* AVB_MDC, AVB_MDIO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1712) RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1713) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1714) static const unsigned int avb_mdio_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1715) AVB_MDC_MARK, AVB_MDIO_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1716) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1717) static const unsigned int avb_mii_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1718) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1719) * AVB_TX_CTL, AVB_TXC, AVB_TD0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1720) * AVB_TD1, AVB_TD2, AVB_TD3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1721) * AVB_RX_CTL, AVB_RXC, AVB_RD0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1722) * AVB_RD1, AVB_RD2, AVB_RD3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1723) * AVB_TXCREFCLK
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1724) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1725) PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1726) PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1727) PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1728) PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1729) PIN_AVB_TXCREFCLK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1730) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1731) static const unsigned int avb_mii_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1732) AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1733) AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1734) AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1735) AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1736) AVB_TXCREFCLK_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1737) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1738) static const unsigned int avb_avtp_pps_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1739) /* AVB_AVTP_PPS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1740) RCAR_GP_PIN(2, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1741) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1742) static const unsigned int avb_avtp_pps_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1743) AVB_AVTP_PPS_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1744) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1745) static const unsigned int avb_avtp_match_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1746) /* AVB_AVTP_MATCH_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1747) RCAR_GP_PIN(2, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1748) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1749) static const unsigned int avb_avtp_match_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1750) AVB_AVTP_MATCH_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1751) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1752) static const unsigned int avb_avtp_capture_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1753) /* AVB_AVTP_CAPTURE_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1754) RCAR_GP_PIN(2, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1755) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1756) static const unsigned int avb_avtp_capture_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1757) AVB_AVTP_CAPTURE_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1758) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1759) static const unsigned int avb_avtp_match_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1760) /* AVB_AVTP_MATCH_B */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1761) RCAR_GP_PIN(1, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1762) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1763) static const unsigned int avb_avtp_match_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1764) AVB_AVTP_MATCH_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1765) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1766) static const unsigned int avb_avtp_capture_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1767) /* AVB_AVTP_CAPTURE_B */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1768) RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1769) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1770) static const unsigned int avb_avtp_capture_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1771) AVB_AVTP_CAPTURE_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1772) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1773)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1774) /* - CAN ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1775) static const unsigned int can0_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1776) /* TX, RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1777) RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1778) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1779) static const unsigned int can0_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1780) CAN0_TX_A_MARK, CAN0_RX_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1781) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1782) static const unsigned int can0_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1783) /* TX, RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1784) RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1785) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1786) static const unsigned int can0_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1787) CAN0_TX_B_MARK, CAN0_RX_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1788) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1789) static const unsigned int can1_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1790) /* TX, RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1791) RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1792) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1793) static const unsigned int can1_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1794) CAN1_TX_MARK, CAN1_RX_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1795) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1796)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1797) /* - CAN Clock -------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1798) static const unsigned int can_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1799) /* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1800) RCAR_GP_PIN(1, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1801) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1802) static const unsigned int can_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1803) CAN_CLK_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1804) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1805)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1806) /* - CAN FD --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1807) static const unsigned int canfd0_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1808) /* TX, RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1809) RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1810) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1811) static const unsigned int canfd0_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1812) CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1813) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1814) static const unsigned int canfd0_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1815) /* TX, RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1816) RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1817) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1818) static const unsigned int canfd0_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1819) CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1820) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1821) static const unsigned int canfd1_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1822) /* TX, RX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1823) RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1824) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1825) static const unsigned int canfd1_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1826) CANFD1_TX_MARK, CANFD1_RX_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1827) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1828)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1829) /* - DRIF0 --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1830) static const unsigned int drif0_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1831) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1832) RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1833) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1834) static const unsigned int drif0_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1835) RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1836) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1837) static const unsigned int drif0_data0_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1838) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1839) RCAR_GP_PIN(6, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1840) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1841) static const unsigned int drif0_data0_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1842) RIF0_D0_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1843) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1844) static const unsigned int drif0_data1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1845) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1846) RCAR_GP_PIN(6, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1847) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1848) static const unsigned int drif0_data1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1849) RIF0_D1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1850) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1851) static const unsigned int drif0_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1852) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1853) RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1854) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1855) static const unsigned int drif0_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1856) RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1857) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1858) static const unsigned int drif0_data0_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1859) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1860) RCAR_GP_PIN(5, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1861) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1862) static const unsigned int drif0_data0_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1863) RIF0_D0_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1864) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1865) static const unsigned int drif0_data1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1866) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1867) RCAR_GP_PIN(5, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1868) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1869) static const unsigned int drif0_data1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1870) RIF0_D1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1871) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1872) static const unsigned int drif0_ctrl_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1873) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1874) RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1875) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1876) static const unsigned int drif0_ctrl_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1877) RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1878) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1879) static const unsigned int drif0_data0_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1880) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1881) RCAR_GP_PIN(5, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1882) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1883) static const unsigned int drif0_data0_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1884) RIF0_D0_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1885) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1886) static const unsigned int drif0_data1_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1887) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1888) RCAR_GP_PIN(5, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1889) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1890) static const unsigned int drif0_data1_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1891) RIF0_D1_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1892) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1893) /* - DRIF1 --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1894) static const unsigned int drif1_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1895) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1896) RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1897) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1898) static const unsigned int drif1_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1899) RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1900) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1901) static const unsigned int drif1_data0_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1902) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1903) RCAR_GP_PIN(6, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1904) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1905) static const unsigned int drif1_data0_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1906) RIF1_D0_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1907) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1908) static const unsigned int drif1_data1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1909) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1910) RCAR_GP_PIN(6, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1911) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1912) static const unsigned int drif1_data1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1913) RIF1_D1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1914) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1915) static const unsigned int drif1_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1916) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1917) RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1918) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1919) static const unsigned int drif1_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1920) RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1921) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1922) static const unsigned int drif1_data0_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1923) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1924) RCAR_GP_PIN(5, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1925) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1926) static const unsigned int drif1_data0_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1927) RIF1_D0_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1928) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1929) static const unsigned int drif1_data1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1930) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1931) RCAR_GP_PIN(5, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1932) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1933) static const unsigned int drif1_data1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1934) RIF1_D1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1935) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1936) static const unsigned int drif1_ctrl_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1937) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1938) RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1939) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1940) static const unsigned int drif1_ctrl_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1941) RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1942) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1943) static const unsigned int drif1_data0_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1944) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1945) RCAR_GP_PIN(5, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1946) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1947) static const unsigned int drif1_data0_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1948) RIF1_D0_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1949) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1950) static const unsigned int drif1_data1_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1951) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1952) RCAR_GP_PIN(5, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1953) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1954) static const unsigned int drif1_data1_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1955) RIF1_D1_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1956) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1957) /* - DRIF2 --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1958) static const unsigned int drif2_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1959) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1960) RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1961) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1962) static const unsigned int drif2_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1963) RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1964) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1965) static const unsigned int drif2_data0_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1966) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1967) RCAR_GP_PIN(6, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1968) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1969) static const unsigned int drif2_data0_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1970) RIF2_D0_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1971) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1972) static const unsigned int drif2_data1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1973) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1974) RCAR_GP_PIN(6, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1975) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1976) static const unsigned int drif2_data1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1977) RIF2_D1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1978) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1979) static const unsigned int drif2_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1980) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1981) RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1982) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1983) static const unsigned int drif2_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1984) RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1985) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1986) static const unsigned int drif2_data0_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1987) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1988) RCAR_GP_PIN(6, 30),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1989) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1990) static const unsigned int drif2_data0_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1991) RIF2_D0_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1992) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1993) static const unsigned int drif2_data1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1994) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1995) RCAR_GP_PIN(6, 31),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1996) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1997) static const unsigned int drif2_data1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1998) RIF2_D1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1999) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2000) /* - DRIF3 --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2001) static const unsigned int drif3_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2002) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2003) RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2004) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2005) static const unsigned int drif3_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2006) RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2007) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2008) static const unsigned int drif3_data0_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2009) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2010) RCAR_GP_PIN(6, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2011) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2012) static const unsigned int drif3_data0_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2013) RIF3_D0_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2014) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2015) static const unsigned int drif3_data1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2016) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2017) RCAR_GP_PIN(6, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2018) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2019) static const unsigned int drif3_data1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2020) RIF3_D1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2021) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2022) static const unsigned int drif3_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2023) /* CLK, SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2024) RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2025) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2026) static const unsigned int drif3_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2027) RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2028) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2029) static const unsigned int drif3_data0_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2030) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2031) RCAR_GP_PIN(6, 28),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2032) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2033) static const unsigned int drif3_data0_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2034) RIF3_D0_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2035) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2036) static const unsigned int drif3_data1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2037) /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2038) RCAR_GP_PIN(6, 29),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2039) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2040) static const unsigned int drif3_data1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2041) RIF3_D1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2042) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2043)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2044) /* - DU --------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2045) static const unsigned int du_rgb666_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2046) /* R[7:2], G[7:2], B[7:2] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2047) RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2048) RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2049) RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2050) RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2051) RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2052) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2053) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2054) static const unsigned int du_rgb666_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2055) DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2056) DU_DR3_MARK, DU_DR2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2057) DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2058) DU_DG3_MARK, DU_DG2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2059) DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2060) DU_DB3_MARK, DU_DB2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2061) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2062) static const unsigned int du_rgb888_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2063) /* R[7:0], G[7:0], B[7:0] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2064) RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2065) RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2066) RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2067) RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2068) RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2069) RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2070) RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2071) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2072) RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2073) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2074) static const unsigned int du_rgb888_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2075) DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2076) DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2077) DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2078) DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2079) DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2080) DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2081) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2082) static const unsigned int du_clk_out_0_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2083) /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2084) RCAR_GP_PIN(1, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2085) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2086) static const unsigned int du_clk_out_0_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2087) DU_DOTCLKOUT0_MARK
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2088) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2089) static const unsigned int du_clk_out_1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2090) /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2091) RCAR_GP_PIN(2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2092) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2093) static const unsigned int du_clk_out_1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2094) DU_DOTCLKOUT1_MARK
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2095) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2096) static const unsigned int du_sync_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2097) /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2098) RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2099) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2100) static const unsigned int du_sync_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2101) DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2102) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2103) static const unsigned int du_oddf_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2104) /* EXDISP/EXODDF/EXCDE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2105) RCAR_GP_PIN(2, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2106) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2107) static const unsigned int du_oddf_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2108) DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2109) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2110) static const unsigned int du_cde_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2111) /* CDE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2112) RCAR_GP_PIN(2, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2113) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2114) static const unsigned int du_cde_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2115) DU_CDE_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2116) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2117) static const unsigned int du_disp_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2118) /* DISP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2119) RCAR_GP_PIN(2, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2120) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2121) static const unsigned int du_disp_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2122) DU_DISP_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2123) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2124)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2125) /* - HSCIF0 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2126) static const unsigned int hscif0_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2127) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2128) RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2129) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2130) static const unsigned int hscif0_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2131) HRX0_MARK, HTX0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2132) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2133) static const unsigned int hscif0_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2134) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2135) RCAR_GP_PIN(5, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2136) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2137) static const unsigned int hscif0_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2138) HSCK0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2139) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2140) static const unsigned int hscif0_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2141) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2142) RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2143) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2144) static const unsigned int hscif0_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2145) HRTS0_N_MARK, HCTS0_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2146) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2147) /* - HSCIF1 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2148) static const unsigned int hscif1_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2149) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2150) RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2151) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2152) static const unsigned int hscif1_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2153) HRX1_A_MARK, HTX1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2154) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2155) static const unsigned int hscif1_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2156) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2157) RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2158) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2159) static const unsigned int hscif1_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2160) HSCK1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2161) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2162) static const unsigned int hscif1_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2163) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2164) RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2165) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2166) static const unsigned int hscif1_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2167) HRTS1_N_A_MARK, HCTS1_N_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2168) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2169)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2170) static const unsigned int hscif1_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2171) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2172) RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2173) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2174) static const unsigned int hscif1_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2175) HRX1_B_MARK, HTX1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2176) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2177) static const unsigned int hscif1_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2178) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2179) RCAR_GP_PIN(5, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2180) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2181) static const unsigned int hscif1_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2182) HSCK1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2183) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2184) static const unsigned int hscif1_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2185) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2186) RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2187) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2188) static const unsigned int hscif1_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2189) HRTS1_N_B_MARK, HCTS1_N_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2190) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2191) /* - HSCIF2 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2192) static const unsigned int hscif2_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2193) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2194) RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2195) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2196) static const unsigned int hscif2_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2197) HRX2_A_MARK, HTX2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2198) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2199) static const unsigned int hscif2_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2200) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2201) RCAR_GP_PIN(6, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2202) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2203) static const unsigned int hscif2_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2204) HSCK2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2205) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2206) static const unsigned int hscif2_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2207) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2208) RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2209) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2210) static const unsigned int hscif2_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2211) HRTS2_N_A_MARK, HCTS2_N_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2212) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2213)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2214) static const unsigned int hscif2_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2215) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2216) RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2217) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2218) static const unsigned int hscif2_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2219) HRX2_B_MARK, HTX2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2220) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2221) static const unsigned int hscif2_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2222) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2223) RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2224) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2225) static const unsigned int hscif2_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2226) HSCK2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2227) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2228) static const unsigned int hscif2_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2229) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2230) RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2231) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2232) static const unsigned int hscif2_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2233) HRTS2_N_B_MARK, HCTS2_N_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2234) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2235)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2236) static const unsigned int hscif2_data_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2237) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2238) RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2239) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2240) static const unsigned int hscif2_data_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2241) HRX2_C_MARK, HTX2_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2242) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2243) static const unsigned int hscif2_clk_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2244) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2245) RCAR_GP_PIN(6, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2246) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2247) static const unsigned int hscif2_clk_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2248) HSCK2_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2249) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2250) static const unsigned int hscif2_ctrl_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2251) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2252) RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2253) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2254) static const unsigned int hscif2_ctrl_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2255) HRTS2_N_C_MARK, HCTS2_N_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2256) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2257) /* - HSCIF3 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2258) static const unsigned int hscif3_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2259) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2260) RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2261) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2262) static const unsigned int hscif3_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2263) HRX3_A_MARK, HTX3_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2264) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2265) static const unsigned int hscif3_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2266) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2267) RCAR_GP_PIN(1, 22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2268) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2269) static const unsigned int hscif3_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2270) HSCK3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2271) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2272) static const unsigned int hscif3_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2273) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2274) RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2275) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2276) static const unsigned int hscif3_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2277) HRTS3_N_MARK, HCTS3_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2278) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2279)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2280) static const unsigned int hscif3_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2281) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2282) RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2283) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2284) static const unsigned int hscif3_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2285) HRX3_B_MARK, HTX3_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2286) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2287) static const unsigned int hscif3_data_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2288) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2289) RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2290) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2291) static const unsigned int hscif3_data_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2292) HRX3_C_MARK, HTX3_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2293) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2294) static const unsigned int hscif3_data_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2295) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2296) RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2297) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2298) static const unsigned int hscif3_data_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2299) HRX3_D_MARK, HTX3_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2300) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2301) /* - HSCIF4 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2302) static const unsigned int hscif4_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2303) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2304) RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2305) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2306) static const unsigned int hscif4_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2307) HRX4_A_MARK, HTX4_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2308) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2309) static const unsigned int hscif4_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2310) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2311) RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2312) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2313) static const unsigned int hscif4_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2314) HSCK4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2315) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2316) static const unsigned int hscif4_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2317) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2318) RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2319) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2320) static const unsigned int hscif4_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2321) HRTS4_N_MARK, HCTS4_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2322) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2323)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2324) static const unsigned int hscif4_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2325) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2326) RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2327) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2328) static const unsigned int hscif4_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2329) HRX4_B_MARK, HTX4_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2330) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2331)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2332) /* - I2C -------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2333) static const unsigned int i2c0_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2334) /* SCL, SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2335) RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2336) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2337)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2338) static const unsigned int i2c0_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2339) SCL0_MARK, SDA0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2340) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2341)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2342) static const unsigned int i2c1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2343) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2344) RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2345) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2346) static const unsigned int i2c1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2347) SDA1_A_MARK, SCL1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2348) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2349) static const unsigned int i2c1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2350) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2351) RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2352) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2353) static const unsigned int i2c1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2354) SDA1_B_MARK, SCL1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2355) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2356) static const unsigned int i2c2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2357) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2358) RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2359) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2360) static const unsigned int i2c2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2361) SDA2_A_MARK, SCL2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2362) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2363) static const unsigned int i2c2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2364) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2365) RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2366) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2367) static const unsigned int i2c2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2368) SDA2_B_MARK, SCL2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2369) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2370)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2371) static const unsigned int i2c3_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2372) /* SCL, SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2373) RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2374) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2375)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2376) static const unsigned int i2c3_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2377) SCL3_MARK, SDA3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2378) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2379)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2380) static const unsigned int i2c5_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2381) /* SCL, SDA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2382) RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2383) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2384)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2385) static const unsigned int i2c5_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2386) SCL5_MARK, SDA5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2387) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2388)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2389) static const unsigned int i2c6_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2390) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2391) RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2392) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2393) static const unsigned int i2c6_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2394) SDA6_A_MARK, SCL6_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2395) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2396) static const unsigned int i2c6_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2397) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2398) RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2399) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2400) static const unsigned int i2c6_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2401) SDA6_B_MARK, SCL6_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2402) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2403) static const unsigned int i2c6_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2404) /* SDA, SCL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2405) RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2406) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2407) static const unsigned int i2c6_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2408) SDA6_C_MARK, SCL6_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2409) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2410)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2411) /* - INTC-EX ---------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2412) static const unsigned int intc_ex_irq0_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2413) /* IRQ0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2414) RCAR_GP_PIN(2, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2415) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2416) static const unsigned int intc_ex_irq0_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2417) IRQ0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2418) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2419) static const unsigned int intc_ex_irq1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2420) /* IRQ1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2421) RCAR_GP_PIN(2, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2422) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2423) static const unsigned int intc_ex_irq1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2424) IRQ1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2425) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2426) static const unsigned int intc_ex_irq2_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2427) /* IRQ2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2428) RCAR_GP_PIN(2, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2429) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2430) static const unsigned int intc_ex_irq2_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2431) IRQ2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2432) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2433) static const unsigned int intc_ex_irq3_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2434) /* IRQ3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2435) RCAR_GP_PIN(2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2436) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2437) static const unsigned int intc_ex_irq3_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2438) IRQ3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2439) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2440) static const unsigned int intc_ex_irq4_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2441) /* IRQ4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2442) RCAR_GP_PIN(2, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2443) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2444) static const unsigned int intc_ex_irq4_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2445) IRQ4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2446) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2447) static const unsigned int intc_ex_irq5_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2448) /* IRQ5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2449) RCAR_GP_PIN(2, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2450) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2451) static const unsigned int intc_ex_irq5_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2452) IRQ5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2453) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2454)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2455) /* - MSIOF0 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2456) static const unsigned int msiof0_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2457) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2458) RCAR_GP_PIN(5, 17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2459) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2460) static const unsigned int msiof0_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2461) MSIOF0_SCK_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2462) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2463) static const unsigned int msiof0_sync_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2464) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2465) RCAR_GP_PIN(5, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2466) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2467) static const unsigned int msiof0_sync_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2468) MSIOF0_SYNC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2469) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2470) static const unsigned int msiof0_ss1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2471) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2472) RCAR_GP_PIN(5, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2473) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2474) static const unsigned int msiof0_ss1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2475) MSIOF0_SS1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2476) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2477) static const unsigned int msiof0_ss2_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2478) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2479) RCAR_GP_PIN(5, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2480) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2481) static const unsigned int msiof0_ss2_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2482) MSIOF0_SS2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2483) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2484) static const unsigned int msiof0_txd_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2485) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2486) RCAR_GP_PIN(5, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2487) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2488) static const unsigned int msiof0_txd_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2489) MSIOF0_TXD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2490) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2491) static const unsigned int msiof0_rxd_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2492) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2493) RCAR_GP_PIN(5, 22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2494) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2495) static const unsigned int msiof0_rxd_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2496) MSIOF0_RXD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2497) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2498) /* - MSIOF1 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2499) static const unsigned int msiof1_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2500) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2501) RCAR_GP_PIN(6, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2502) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2503) static const unsigned int msiof1_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2504) MSIOF1_SCK_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2505) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2506) static const unsigned int msiof1_sync_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2507) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2508) RCAR_GP_PIN(6, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2509) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2510) static const unsigned int msiof1_sync_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2511) MSIOF1_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2512) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2513) static const unsigned int msiof1_ss1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2514) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2515) RCAR_GP_PIN(6, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2516) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2517) static const unsigned int msiof1_ss1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2518) MSIOF1_SS1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2519) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2520) static const unsigned int msiof1_ss2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2521) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2522) RCAR_GP_PIN(6, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2523) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2524) static const unsigned int msiof1_ss2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2525) MSIOF1_SS2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2526) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2527) static const unsigned int msiof1_txd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2528) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2529) RCAR_GP_PIN(6, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2530) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2531) static const unsigned int msiof1_txd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2532) MSIOF1_TXD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2533) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2534) static const unsigned int msiof1_rxd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2535) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2536) RCAR_GP_PIN(6, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2537) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2538) static const unsigned int msiof1_rxd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2539) MSIOF1_RXD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2540) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2541) static const unsigned int msiof1_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2542) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2543) RCAR_GP_PIN(5, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2544) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2545) static const unsigned int msiof1_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2546) MSIOF1_SCK_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2547) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2548) static const unsigned int msiof1_sync_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2549) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2550) RCAR_GP_PIN(5, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2551) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2552) static const unsigned int msiof1_sync_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2553) MSIOF1_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2554) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2555) static const unsigned int msiof1_ss1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2556) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2557) RCAR_GP_PIN(5, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2558) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2559) static const unsigned int msiof1_ss1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2560) MSIOF1_SS1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2561) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2562) static const unsigned int msiof1_ss2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2563) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2564) RCAR_GP_PIN(5, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2565) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2566) static const unsigned int msiof1_ss2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2567) MSIOF1_SS2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2568) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2569) static const unsigned int msiof1_txd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2570) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2571) RCAR_GP_PIN(5, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2572) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2573) static const unsigned int msiof1_txd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2574) MSIOF1_TXD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2575) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2576) static const unsigned int msiof1_rxd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2577) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2578) RCAR_GP_PIN(5, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2579) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2580) static const unsigned int msiof1_rxd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2581) MSIOF1_RXD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2582) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2583) static const unsigned int msiof1_clk_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2584) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2585) RCAR_GP_PIN(6, 17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2586) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2587) static const unsigned int msiof1_clk_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2588) MSIOF1_SCK_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2589) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2590) static const unsigned int msiof1_sync_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2591) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2592) RCAR_GP_PIN(6, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2593) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2594) static const unsigned int msiof1_sync_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2595) MSIOF1_SYNC_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2596) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2597) static const unsigned int msiof1_ss1_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2598) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2599) RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2600) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2601) static const unsigned int msiof1_ss1_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2602) MSIOF1_SS1_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2603) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2604) static const unsigned int msiof1_ss2_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2605) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2606) RCAR_GP_PIN(6, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2607) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2608) static const unsigned int msiof1_ss2_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2609) MSIOF1_SS2_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2610) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2611) static const unsigned int msiof1_txd_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2612) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2613) RCAR_GP_PIN(6, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2614) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2615) static const unsigned int msiof1_txd_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2616) MSIOF1_TXD_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2617) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2618) static const unsigned int msiof1_rxd_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2619) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2620) RCAR_GP_PIN(6, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2621) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2622) static const unsigned int msiof1_rxd_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2623) MSIOF1_RXD_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2624) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2625) static const unsigned int msiof1_clk_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2626) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2627) RCAR_GP_PIN(5, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2628) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2629) static const unsigned int msiof1_clk_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2630) MSIOF1_SCK_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2631) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2632) static const unsigned int msiof1_sync_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2633) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2634) RCAR_GP_PIN(5, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2635) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2636) static const unsigned int msiof1_sync_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2637) MSIOF1_SYNC_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2638) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2639) static const unsigned int msiof1_ss1_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2640) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2641) RCAR_GP_PIN(5, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2642) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2643) static const unsigned int msiof1_ss1_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2644) MSIOF1_SS1_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2645) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2646) static const unsigned int msiof1_ss2_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2647) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2648) RCAR_GP_PIN(5, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2649) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2650) static const unsigned int msiof1_ss2_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2651) MSIOF1_SS2_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2652) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2653) static const unsigned int msiof1_txd_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2654) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2655) RCAR_GP_PIN(5, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2656) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2657) static const unsigned int msiof1_txd_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2658) MSIOF1_TXD_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2659) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2660) static const unsigned int msiof1_rxd_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2661) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2662) RCAR_GP_PIN(5, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2663) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2664) static const unsigned int msiof1_rxd_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2665) MSIOF1_RXD_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2666) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2667) static const unsigned int msiof1_clk_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2668) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2669) RCAR_GP_PIN(3, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2670) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2671) static const unsigned int msiof1_clk_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2672) MSIOF1_SCK_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2673) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2674) static const unsigned int msiof1_sync_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2675) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2676) RCAR_GP_PIN(3, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2677) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2678) static const unsigned int msiof1_sync_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2679) MSIOF1_SYNC_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2680) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2681) static const unsigned int msiof1_ss1_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2682) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2683) RCAR_GP_PIN(3, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2684) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2685) static const unsigned int msiof1_ss1_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2686) MSIOF1_SS1_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2687) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2688) static const unsigned int msiof1_ss2_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2689) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2690) RCAR_GP_PIN(3, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2691) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2692) static const unsigned int msiof1_ss2_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2693) MSIOF1_SS2_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2694) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2695) static const unsigned int msiof1_txd_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2696) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2697) RCAR_GP_PIN(3, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2698) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2699) static const unsigned int msiof1_txd_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2700) MSIOF1_TXD_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2701) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2702) static const unsigned int msiof1_rxd_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2703) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2704) RCAR_GP_PIN(3, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2705) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2706) static const unsigned int msiof1_rxd_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2707) MSIOF1_RXD_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2708) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2709) static const unsigned int msiof1_clk_f_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2710) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2711) RCAR_GP_PIN(5, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2712) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2713) static const unsigned int msiof1_clk_f_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2714) MSIOF1_SCK_F_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2715) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2716) static const unsigned int msiof1_sync_f_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2717) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2718) RCAR_GP_PIN(5, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2719) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2720) static const unsigned int msiof1_sync_f_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2721) MSIOF1_SYNC_F_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2722) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2723) static const unsigned int msiof1_ss1_f_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2724) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2725) RCAR_GP_PIN(6, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2726) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2727) static const unsigned int msiof1_ss1_f_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2728) MSIOF1_SS1_F_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2729) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2730) static const unsigned int msiof1_ss2_f_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2731) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2732) RCAR_GP_PIN(6, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2733) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2734) static const unsigned int msiof1_ss2_f_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2735) MSIOF1_SS2_F_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2736) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2737) static const unsigned int msiof1_txd_f_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2738) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2739) RCAR_GP_PIN(6, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2740) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2741) static const unsigned int msiof1_txd_f_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2742) MSIOF1_TXD_F_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2743) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2744) static const unsigned int msiof1_rxd_f_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2745) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2746) RCAR_GP_PIN(5, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2747) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2748) static const unsigned int msiof1_rxd_f_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2749) MSIOF1_RXD_F_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2750) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2751) static const unsigned int msiof1_clk_g_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2752) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2753) RCAR_GP_PIN(3, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2754) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2755) static const unsigned int msiof1_clk_g_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2756) MSIOF1_SCK_G_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2757) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2758) static const unsigned int msiof1_sync_g_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2759) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2760) RCAR_GP_PIN(3, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2761) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2762) static const unsigned int msiof1_sync_g_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2763) MSIOF1_SYNC_G_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2764) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2765) static const unsigned int msiof1_ss1_g_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2766) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2767) RCAR_GP_PIN(3, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2768) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2769) static const unsigned int msiof1_ss1_g_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2770) MSIOF1_SS1_G_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2771) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2772) static const unsigned int msiof1_ss2_g_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2773) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2774) RCAR_GP_PIN(3, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2775) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2776) static const unsigned int msiof1_ss2_g_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2777) MSIOF1_SS2_G_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2778) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2779) static const unsigned int msiof1_txd_g_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2780) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2781) RCAR_GP_PIN(3, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2782) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2783) static const unsigned int msiof1_txd_g_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2784) MSIOF1_TXD_G_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2785) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2786) static const unsigned int msiof1_rxd_g_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2787) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2788) RCAR_GP_PIN(3, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2789) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2790) static const unsigned int msiof1_rxd_g_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2791) MSIOF1_RXD_G_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2792) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2793) /* - MSIOF2 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2794) static const unsigned int msiof2_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2795) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2796) RCAR_GP_PIN(1, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2797) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2798) static const unsigned int msiof2_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2799) MSIOF2_SCK_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2800) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2801) static const unsigned int msiof2_sync_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2802) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2803) RCAR_GP_PIN(1, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2804) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2805) static const unsigned int msiof2_sync_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2806) MSIOF2_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2807) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2808) static const unsigned int msiof2_ss1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2809) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2810) RCAR_GP_PIN(1, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2811) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2812) static const unsigned int msiof2_ss1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2813) MSIOF2_SS1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2814) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2815) static const unsigned int msiof2_ss2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2816) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2817) RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2818) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2819) static const unsigned int msiof2_ss2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2820) MSIOF2_SS2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2821) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2822) static const unsigned int msiof2_txd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2823) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2824) RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2825) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2826) static const unsigned int msiof2_txd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2827) MSIOF2_TXD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2828) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2829) static const unsigned int msiof2_rxd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2830) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2831) RCAR_GP_PIN(1, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2832) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2833) static const unsigned int msiof2_rxd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2834) MSIOF2_RXD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2835) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2836) static const unsigned int msiof2_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2837) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2838) RCAR_GP_PIN(0, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2839) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2840) static const unsigned int msiof2_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2841) MSIOF2_SCK_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2842) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2843) static const unsigned int msiof2_sync_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2844) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2845) RCAR_GP_PIN(0, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2846) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2847) static const unsigned int msiof2_sync_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2848) MSIOF2_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2849) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2850) static const unsigned int msiof2_ss1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2851) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2852) RCAR_GP_PIN(0, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2853) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2854) static const unsigned int msiof2_ss1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2855) MSIOF2_SS1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2856) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2857) static const unsigned int msiof2_ss2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2858) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2859) RCAR_GP_PIN(0, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2860) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2861) static const unsigned int msiof2_ss2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2862) MSIOF2_SS2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2863) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2864) static const unsigned int msiof2_txd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2865) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2866) RCAR_GP_PIN(0, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2867) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2868) static const unsigned int msiof2_txd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2869) MSIOF2_TXD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2870) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2871) static const unsigned int msiof2_rxd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2872) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2873) RCAR_GP_PIN(0, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2874) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2875) static const unsigned int msiof2_rxd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2876) MSIOF2_RXD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2877) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2878) static const unsigned int msiof2_clk_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2879) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2880) RCAR_GP_PIN(2, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2881) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2882) static const unsigned int msiof2_clk_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2883) MSIOF2_SCK_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2884) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2885) static const unsigned int msiof2_sync_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2886) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2887) RCAR_GP_PIN(2, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2888) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2889) static const unsigned int msiof2_sync_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2890) MSIOF2_SYNC_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2891) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2892) static const unsigned int msiof2_ss1_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2893) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2894) RCAR_GP_PIN(2, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2895) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2896) static const unsigned int msiof2_ss1_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2897) MSIOF2_SS1_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2898) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2899) static const unsigned int msiof2_ss2_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2900) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2901) RCAR_GP_PIN(2, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2902) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2903) static const unsigned int msiof2_ss2_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2904) MSIOF2_SS2_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2905) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2906) static const unsigned int msiof2_txd_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2907) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2908) RCAR_GP_PIN(2, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2909) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2910) static const unsigned int msiof2_txd_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2911) MSIOF2_TXD_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2912) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2913) static const unsigned int msiof2_rxd_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2914) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2915) RCAR_GP_PIN(2, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2916) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2917) static const unsigned int msiof2_rxd_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2918) MSIOF2_RXD_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2919) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2920) static const unsigned int msiof2_clk_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2921) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2922) RCAR_GP_PIN(0, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2923) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2924) static const unsigned int msiof2_clk_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2925) MSIOF2_SCK_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2926) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2927) static const unsigned int msiof2_sync_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2928) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2929) RCAR_GP_PIN(0, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2930) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2931) static const unsigned int msiof2_sync_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2932) MSIOF2_SYNC_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2933) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2934) static const unsigned int msiof2_ss1_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2935) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2936) RCAR_GP_PIN(0, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2937) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2938) static const unsigned int msiof2_ss1_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2939) MSIOF2_SS1_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2940) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2941) static const unsigned int msiof2_ss2_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2942) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2943) RCAR_GP_PIN(0, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2944) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2945) static const unsigned int msiof2_ss2_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2946) MSIOF2_SS2_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2947) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2948) static const unsigned int msiof2_txd_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2949) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2950) RCAR_GP_PIN(0, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2951) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2952) static const unsigned int msiof2_txd_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2953) MSIOF2_TXD_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2954) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2955) static const unsigned int msiof2_rxd_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2956) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2957) RCAR_GP_PIN(0, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2958) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2959) static const unsigned int msiof2_rxd_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2960) MSIOF2_RXD_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2961) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2962) /* - MSIOF3 ----------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2963) static const unsigned int msiof3_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2964) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2965) RCAR_GP_PIN(0, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2966) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2967) static const unsigned int msiof3_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2968) MSIOF3_SCK_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2969) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2970) static const unsigned int msiof3_sync_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2971) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2972) RCAR_GP_PIN(0, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2973) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2974) static const unsigned int msiof3_sync_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2975) MSIOF3_SYNC_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2976) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2977) static const unsigned int msiof3_ss1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2978) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2979) RCAR_GP_PIN(0, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2980) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2981) static const unsigned int msiof3_ss1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2982) MSIOF3_SS1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2983) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2984) static const unsigned int msiof3_ss2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2985) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2986) RCAR_GP_PIN(0, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2987) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2988) static const unsigned int msiof3_ss2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2989) MSIOF3_SS2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2990) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2991) static const unsigned int msiof3_txd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2992) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2993) RCAR_GP_PIN(0, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2994) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2995) static const unsigned int msiof3_txd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2996) MSIOF3_TXD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2997) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2998) static const unsigned int msiof3_rxd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2999) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3000) RCAR_GP_PIN(0, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3001) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3002) static const unsigned int msiof3_rxd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3003) MSIOF3_RXD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3004) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3005) static const unsigned int msiof3_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3006) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3007) RCAR_GP_PIN(1, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3008) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3009) static const unsigned int msiof3_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3010) MSIOF3_SCK_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3011) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3012) static const unsigned int msiof3_sync_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3013) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3014) RCAR_GP_PIN(1, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3015) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3016) static const unsigned int msiof3_sync_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3017) MSIOF3_SYNC_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3018) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3019) static const unsigned int msiof3_ss1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3020) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3021) RCAR_GP_PIN(1, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3022) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3023) static const unsigned int msiof3_ss1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3024) MSIOF3_SS1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3025) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3026) static const unsigned int msiof3_ss2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3027) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3028) RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3029) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3030) static const unsigned int msiof3_ss2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3031) MSIOF3_SS2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3032) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3033) static const unsigned int msiof3_txd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3034) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3035) RCAR_GP_PIN(1, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3036) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3037) static const unsigned int msiof3_txd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3038) MSIOF3_TXD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3039) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3040) static const unsigned int msiof3_rxd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3041) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3042) RCAR_GP_PIN(1, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3043) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3044) static const unsigned int msiof3_rxd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3045) MSIOF3_RXD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3046) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3047) static const unsigned int msiof3_clk_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3048) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3049) RCAR_GP_PIN(1, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3050) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3051) static const unsigned int msiof3_clk_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3052) MSIOF3_SCK_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3053) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3054) static const unsigned int msiof3_sync_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3055) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3056) RCAR_GP_PIN(1, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3057) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3058) static const unsigned int msiof3_sync_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3059) MSIOF3_SYNC_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3060) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3061) static const unsigned int msiof3_txd_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3062) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3063) RCAR_GP_PIN(1, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3064) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3065) static const unsigned int msiof3_txd_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3066) MSIOF3_TXD_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3067) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3068) static const unsigned int msiof3_rxd_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3069) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3070) RCAR_GP_PIN(1, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3071) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3072) static const unsigned int msiof3_rxd_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3073) MSIOF3_RXD_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3074) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3075) static const unsigned int msiof3_clk_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3076) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3077) RCAR_GP_PIN(1, 22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3078) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3079) static const unsigned int msiof3_clk_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3080) MSIOF3_SCK_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3081) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3082) static const unsigned int msiof3_sync_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3083) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3084) RCAR_GP_PIN(1, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3085) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3086) static const unsigned int msiof3_sync_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3087) MSIOF3_SYNC_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3088) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3089) static const unsigned int msiof3_ss1_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3090) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3091) RCAR_GP_PIN(1, 26),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3092) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3093) static const unsigned int msiof3_ss1_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3094) MSIOF3_SS1_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3095) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3096) static const unsigned int msiof3_txd_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3097) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3098) RCAR_GP_PIN(1, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3099) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3100) static const unsigned int msiof3_txd_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3101) MSIOF3_TXD_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3102) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3103) static const unsigned int msiof3_rxd_d_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3104) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3105) RCAR_GP_PIN(1, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3106) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3107) static const unsigned int msiof3_rxd_d_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3108) MSIOF3_RXD_D_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3109) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3110) static const unsigned int msiof3_clk_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3111) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3112) RCAR_GP_PIN(2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3113) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3114) static const unsigned int msiof3_clk_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3115) MSIOF3_SCK_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3116) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3117) static const unsigned int msiof3_sync_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3118) /* SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3119) RCAR_GP_PIN(2, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3120) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3121) static const unsigned int msiof3_sync_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3122) MSIOF3_SYNC_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3123) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3124) static const unsigned int msiof3_ss1_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3125) /* SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3126) RCAR_GP_PIN(2, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3127) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3128) static const unsigned int msiof3_ss1_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3129) MSIOF3_SS1_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3130) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3131) static const unsigned int msiof3_ss2_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3132) /* SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3133) RCAR_GP_PIN(2, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3134) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3135) static const unsigned int msiof3_ss2_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3136) MSIOF3_SS2_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3137) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3138) static const unsigned int msiof3_txd_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3139) /* TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3140) RCAR_GP_PIN(2, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3141) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3142) static const unsigned int msiof3_txd_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3143) MSIOF3_TXD_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3144) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3145) static const unsigned int msiof3_rxd_e_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3146) /* RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3147) RCAR_GP_PIN(2, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3148) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3149) static const unsigned int msiof3_rxd_e_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3150) MSIOF3_RXD_E_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3151) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3152)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3153) /* - PWM0 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3154) static const unsigned int pwm0_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3155) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3156) RCAR_GP_PIN(2, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3157) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3158) static const unsigned int pwm0_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3159) PWM0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3160) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3161) /* - PWM1 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3162) static const unsigned int pwm1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3163) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3164) RCAR_GP_PIN(2, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3165) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3166) static const unsigned int pwm1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3167) PWM1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3168) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3169) static const unsigned int pwm1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3170) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3171) RCAR_GP_PIN(1, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3172) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3173) static const unsigned int pwm1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3174) PWM1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3175) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3176) /* - PWM2 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3177) static const unsigned int pwm2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3178) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3179) RCAR_GP_PIN(2, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3180) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3181) static const unsigned int pwm2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3182) PWM2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3183) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3184) static const unsigned int pwm2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3185) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3186) RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3187) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3188) static const unsigned int pwm2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3189) PWM2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3190) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3191) /* - PWM3 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3192) static const unsigned int pwm3_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3193) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3194) RCAR_GP_PIN(1, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3195) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3196) static const unsigned int pwm3_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3197) PWM3_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3198) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3199) static const unsigned int pwm3_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3200) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3201) RCAR_GP_PIN(2, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3202) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3203) static const unsigned int pwm3_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3204) PWM3_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3205) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3206) /* - PWM4 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3207) static const unsigned int pwm4_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3208) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3209) RCAR_GP_PIN(1, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3210) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3211) static const unsigned int pwm4_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3212) PWM4_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3213) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3214) static const unsigned int pwm4_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3215) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3216) RCAR_GP_PIN(2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3217) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3218) static const unsigned int pwm4_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3219) PWM4_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3220) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3221) /* - PWM5 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3222) static const unsigned int pwm5_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3223) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3224) RCAR_GP_PIN(1, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3225) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3226) static const unsigned int pwm5_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3227) PWM5_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3228) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3229) static const unsigned int pwm5_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3230) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3231) RCAR_GP_PIN(2, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3232) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3233) static const unsigned int pwm5_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3234) PWM5_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3235) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3236) /* - PWM6 --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3237) static const unsigned int pwm6_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3238) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3239) RCAR_GP_PIN(1, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3240) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3241) static const unsigned int pwm6_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3242) PWM6_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3243) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3244) static const unsigned int pwm6_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3245) /* PWM */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3246) RCAR_GP_PIN(2, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3247) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3248) static const unsigned int pwm6_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3249) PWM6_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3250) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3251)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3252) /* - SATA --------------------------------------------------------------------*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3253) static const unsigned int sata0_devslp_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3254) /* DEVSLP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3255) RCAR_GP_PIN(6, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3256) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3257) static const unsigned int sata0_devslp_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3258) SATA_DEVSLP_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3259) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3260) static const unsigned int sata0_devslp_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3261) /* DEVSLP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3262) RCAR_GP_PIN(4, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3263) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3264) static const unsigned int sata0_devslp_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3265) SATA_DEVSLP_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3266) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3267)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3268) /* - SCIF0 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3269) static const unsigned int scif0_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3270) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3271) RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3272) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3273) static const unsigned int scif0_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3274) RX0_MARK, TX0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3275) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3276) static const unsigned int scif0_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3277) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3278) RCAR_GP_PIN(5, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3279) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3280) static const unsigned int scif0_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3281) SCK0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3282) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3283) static const unsigned int scif0_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3284) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3285) RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3286) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3287) static const unsigned int scif0_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3288) RTS0_N_MARK, CTS0_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3289) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3290) /* - SCIF1 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3291) static const unsigned int scif1_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3292) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3293) RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3294) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3295) static const unsigned int scif1_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3296) RX1_A_MARK, TX1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3297) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3298) static const unsigned int scif1_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3299) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3300) RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3301) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3302) static const unsigned int scif1_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3303) SCK1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3304) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3305) static const unsigned int scif1_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3306) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3307) RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3308) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3309) static const unsigned int scif1_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3310) RTS1_N_MARK, CTS1_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3311) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3312)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3313) static const unsigned int scif1_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3314) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3315) RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3316) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3317) static const unsigned int scif1_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3318) RX1_B_MARK, TX1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3319) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3320) /* - SCIF2 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3321) static const unsigned int scif2_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3322) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3323) RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3324) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3325) static const unsigned int scif2_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3326) RX2_A_MARK, TX2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3327) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3328) static const unsigned int scif2_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3329) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3330) RCAR_GP_PIN(5, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3331) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3332) static const unsigned int scif2_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3333) SCK2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3334) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3335) static const unsigned int scif2_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3336) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3337) RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3338) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3339) static const unsigned int scif2_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3340) RX2_B_MARK, TX2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3341) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3342) /* - SCIF3 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3343) static const unsigned int scif3_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3344) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3345) RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3346) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3347) static const unsigned int scif3_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3348) RX3_A_MARK, TX3_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3349) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3350) static const unsigned int scif3_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3351) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3352) RCAR_GP_PIN(1, 22),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3353) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3354) static const unsigned int scif3_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3355) SCK3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3356) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3357) static const unsigned int scif3_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3358) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3359) RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3360) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3361) static const unsigned int scif3_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3362) RTS3_N_MARK, CTS3_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3363) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3364) static const unsigned int scif3_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3365) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3366) RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3367) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3368) static const unsigned int scif3_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3369) RX3_B_MARK, TX3_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3370) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3371) /* - SCIF4 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3372) static const unsigned int scif4_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3373) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3374) RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3375) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3376) static const unsigned int scif4_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3377) RX4_A_MARK, TX4_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3378) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3379) static const unsigned int scif4_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3380) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3381) RCAR_GP_PIN(2, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3382) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3383) static const unsigned int scif4_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3384) SCK4_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3385) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3386) static const unsigned int scif4_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3387) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3388) RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3389) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3390) static const unsigned int scif4_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3391) RTS4_N_A_MARK, CTS4_N_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3392) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3393) static const unsigned int scif4_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3394) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3395) RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3396) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3397) static const unsigned int scif4_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3398) RX4_B_MARK, TX4_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3399) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3400) static const unsigned int scif4_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3401) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3402) RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3403) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3404) static const unsigned int scif4_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3405) SCK4_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3406) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3407) static const unsigned int scif4_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3408) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3409) RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3410) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3411) static const unsigned int scif4_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3412) RTS4_N_B_MARK, CTS4_N_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3413) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3414) static const unsigned int scif4_data_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3415) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3416) RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3417) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3418) static const unsigned int scif4_data_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3419) RX4_C_MARK, TX4_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3420) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3421) static const unsigned int scif4_clk_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3422) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3423) RCAR_GP_PIN(0, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3424) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3425) static const unsigned int scif4_clk_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3426) SCK4_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3427) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3428) static const unsigned int scif4_ctrl_c_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3429) /* RTS, CTS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3430) RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3431) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3432) static const unsigned int scif4_ctrl_c_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3433) RTS4_N_C_MARK, CTS4_N_C_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3434) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3435) /* - SCIF5 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3436) static const unsigned int scif5_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3437) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3438) RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3439) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3440) static const unsigned int scif5_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3441) RX5_A_MARK, TX5_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3442) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3443) static const unsigned int scif5_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3444) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3445) RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3446) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3447) static const unsigned int scif5_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3448) SCK5_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3449) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3450) static const unsigned int scif5_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3451) /* RX, TX */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3452) RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3453) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3454) static const unsigned int scif5_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3455) RX5_B_MARK, TX5_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3456) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3457) static const unsigned int scif5_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3458) /* SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3459) RCAR_GP_PIN(5, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3460) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3461) static const unsigned int scif5_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3462) SCK5_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3463) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3464)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3465) /* - SCIF Clock ------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3466) static const unsigned int scif_clk_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3467) /* SCIF_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3468) RCAR_GP_PIN(6, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3469) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3470) static const unsigned int scif_clk_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3471) SCIF_CLK_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3472) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3473) static const unsigned int scif_clk_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3474) /* SCIF_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3475) RCAR_GP_PIN(5, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3476) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3477) static const unsigned int scif_clk_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3478) SCIF_CLK_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3479) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3480)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3481) /* - SDHI0 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3482) static const unsigned int sdhi0_data1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3483) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3484) RCAR_GP_PIN(3, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3485) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3486) static const unsigned int sdhi0_data1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3487) SD0_DAT0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3488) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3489) static const unsigned int sdhi0_data4_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3490) /* D[0:3] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3491) RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3492) RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3493) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3494) static const unsigned int sdhi0_data4_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3495) SD0_DAT0_MARK, SD0_DAT1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3496) SD0_DAT2_MARK, SD0_DAT3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3497) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3498) static const unsigned int sdhi0_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3499) /* CLK, CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3500) RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3501) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3502) static const unsigned int sdhi0_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3503) SD0_CLK_MARK, SD0_CMD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3504) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3505) static const unsigned int sdhi0_cd_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3506) /* CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3507) RCAR_GP_PIN(3, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3508) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3509) static const unsigned int sdhi0_cd_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3510) SD0_CD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3511) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3512) static const unsigned int sdhi0_wp_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3513) /* WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3514) RCAR_GP_PIN(3, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3515) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3516) static const unsigned int sdhi0_wp_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3517) SD0_WP_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3518) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3519) /* - SDHI1 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3520) static const unsigned int sdhi1_data1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3521) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3522) RCAR_GP_PIN(3, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3523) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3524) static const unsigned int sdhi1_data1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3525) SD1_DAT0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3526) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3527) static const unsigned int sdhi1_data4_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3528) /* D[0:3] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3529) RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3530) RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3531) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3532) static const unsigned int sdhi1_data4_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3533) SD1_DAT0_MARK, SD1_DAT1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3534) SD1_DAT2_MARK, SD1_DAT3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3535) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3536) static const unsigned int sdhi1_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3537) /* CLK, CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3538) RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3539) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3540) static const unsigned int sdhi1_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3541) SD1_CLK_MARK, SD1_CMD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3542) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3543) static const unsigned int sdhi1_cd_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3544) /* CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3545) RCAR_GP_PIN(3, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3546) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3547) static const unsigned int sdhi1_cd_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3548) SD1_CD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3549) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3550) static const unsigned int sdhi1_wp_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3551) /* WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3552) RCAR_GP_PIN(3, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3553) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3554) static const unsigned int sdhi1_wp_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3555) SD1_WP_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3556) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3557) /* - SDHI2 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3558) static const unsigned int sdhi2_data1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3559) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3560) RCAR_GP_PIN(4, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3561) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3562) static const unsigned int sdhi2_data1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3563) SD2_DAT0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3564) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3565) static const unsigned int sdhi2_data4_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3566) /* D[0:3] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3567) RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3568) RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3569) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3570) static const unsigned int sdhi2_data4_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3571) SD2_DAT0_MARK, SD2_DAT1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3572) SD2_DAT2_MARK, SD2_DAT3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3573) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3574) static const unsigned int sdhi2_data8_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3575) /* D[0:7] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3576) RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3577) RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3578) RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3579) RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3580) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3581) static const unsigned int sdhi2_data8_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3582) SD2_DAT0_MARK, SD2_DAT1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3583) SD2_DAT2_MARK, SD2_DAT3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3584) SD2_DAT4_MARK, SD2_DAT5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3585) SD2_DAT6_MARK, SD2_DAT7_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3586) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3587) static const unsigned int sdhi2_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3588) /* CLK, CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3589) RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3590) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3591) static const unsigned int sdhi2_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3592) SD2_CLK_MARK, SD2_CMD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3593) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3594) static const unsigned int sdhi2_cd_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3595) /* CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3596) RCAR_GP_PIN(4, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3597) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3598) static const unsigned int sdhi2_cd_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3599) SD2_CD_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3600) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3601) static const unsigned int sdhi2_cd_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3602) /* CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3603) RCAR_GP_PIN(5, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3604) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3605) static const unsigned int sdhi2_cd_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3606) SD2_CD_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3607) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3608) static const unsigned int sdhi2_wp_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3609) /* WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3610) RCAR_GP_PIN(4, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3611) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3612) static const unsigned int sdhi2_wp_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3613) SD2_WP_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3614) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3615) static const unsigned int sdhi2_wp_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3616) /* WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3617) RCAR_GP_PIN(5, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3618) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3619) static const unsigned int sdhi2_wp_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3620) SD2_WP_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3621) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3622) static const unsigned int sdhi2_ds_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3623) /* DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3624) RCAR_GP_PIN(4, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3625) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3626) static const unsigned int sdhi2_ds_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3627) SD2_DS_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3628) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3629) /* - SDHI3 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3630) static const unsigned int sdhi3_data1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3631) /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3632) RCAR_GP_PIN(4, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3633) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3634) static const unsigned int sdhi3_data1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3635) SD3_DAT0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3636) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3637) static const unsigned int sdhi3_data4_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3638) /* D[0:3] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3639) RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3640) RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3641) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3642) static const unsigned int sdhi3_data4_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3643) SD3_DAT0_MARK, SD3_DAT1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3644) SD3_DAT2_MARK, SD3_DAT3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3645) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3646) static const unsigned int sdhi3_data8_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3647) /* D[0:7] */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3648) RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3649) RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3650) RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3651) RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3652) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3653) static const unsigned int sdhi3_data8_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3654) SD3_DAT0_MARK, SD3_DAT1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3655) SD3_DAT2_MARK, SD3_DAT3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3656) SD3_DAT4_MARK, SD3_DAT5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3657) SD3_DAT6_MARK, SD3_DAT7_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3658) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3659) static const unsigned int sdhi3_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3660) /* CLK, CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3661) RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3662) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3663) static const unsigned int sdhi3_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3664) SD3_CLK_MARK, SD3_CMD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3665) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3666) static const unsigned int sdhi3_cd_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3667) /* CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3668) RCAR_GP_PIN(4, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3669) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3670) static const unsigned int sdhi3_cd_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3671) SD3_CD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3672) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3673) static const unsigned int sdhi3_wp_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3674) /* WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3675) RCAR_GP_PIN(4, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3676) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3677) static const unsigned int sdhi3_wp_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3678) SD3_WP_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3679) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3680) static const unsigned int sdhi3_ds_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3681) /* DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3682) RCAR_GP_PIN(4, 17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3683) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3684) static const unsigned int sdhi3_ds_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3685) SD3_DS_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3686) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3687)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3688) /* - SSI -------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3689) static const unsigned int ssi0_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3690) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3691) RCAR_GP_PIN(6, 2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3692) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3693) static const unsigned int ssi0_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3694) SSI_SDATA0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3695) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3696) static const unsigned int ssi01239_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3697) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3698) RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3699) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3700) static const unsigned int ssi01239_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3701) SSI_SCK01239_MARK, SSI_WS01239_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3702) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3703) static const unsigned int ssi1_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3704) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3705) RCAR_GP_PIN(6, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3706) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3707) static const unsigned int ssi1_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3708) SSI_SDATA1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3709) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3710) static const unsigned int ssi1_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3711) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3712) RCAR_GP_PIN(5, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3713) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3714) static const unsigned int ssi1_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3715) SSI_SDATA1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3716) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3717) static const unsigned int ssi1_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3718) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3719) RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3720) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3721) static const unsigned int ssi1_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3722) SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3723) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3724) static const unsigned int ssi1_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3725) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3726) RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3727) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3728) static const unsigned int ssi1_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3729) SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3730) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3731) static const unsigned int ssi2_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3732) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3733) RCAR_GP_PIN(6, 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3734) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3735) static const unsigned int ssi2_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3736) SSI_SDATA2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3737) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3738) static const unsigned int ssi2_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3739) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3740) RCAR_GP_PIN(5, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3741) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3742) static const unsigned int ssi2_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3743) SSI_SDATA2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3744) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3745) static const unsigned int ssi2_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3746) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3747) RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3748) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3749) static const unsigned int ssi2_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3750) SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3751) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3752) static const unsigned int ssi2_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3753) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3754) RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3755) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3756) static const unsigned int ssi2_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3757) SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3758) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3759) static const unsigned int ssi3_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3760) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3761) RCAR_GP_PIN(6, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3762) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3763) static const unsigned int ssi3_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3764) SSI_SDATA3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3765) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3766) static const unsigned int ssi349_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3767) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3768) RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3769) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3770) static const unsigned int ssi349_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3771) SSI_SCK349_MARK, SSI_WS349_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3772) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3773) static const unsigned int ssi4_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3774) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3775) RCAR_GP_PIN(6, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3776) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3777) static const unsigned int ssi4_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3778) SSI_SDATA4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3779) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3780) static const unsigned int ssi4_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3781) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3782) RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3783) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3784) static const unsigned int ssi4_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3785) SSI_SCK4_MARK, SSI_WS4_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3786) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3787) static const unsigned int ssi5_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3788) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3789) RCAR_GP_PIN(6, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3790) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3791) static const unsigned int ssi5_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3792) SSI_SDATA5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3793) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3794) static const unsigned int ssi5_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3795) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3796) RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3797) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3798) static const unsigned int ssi5_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3799) SSI_SCK5_MARK, SSI_WS5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3800) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3801) static const unsigned int ssi6_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3802) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3803) RCAR_GP_PIN(6, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3804) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3805) static const unsigned int ssi6_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3806) SSI_SDATA6_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3807) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3808) static const unsigned int ssi6_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3809) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3810) RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3811) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3812) static const unsigned int ssi6_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3813) SSI_SCK6_MARK, SSI_WS6_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3814) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3815) static const unsigned int ssi7_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3816) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3817) RCAR_GP_PIN(6, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3818) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3819) static const unsigned int ssi7_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3820) SSI_SDATA7_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3821) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3822) static const unsigned int ssi78_ctrl_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3823) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3824) RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3825) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3826) static const unsigned int ssi78_ctrl_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3827) SSI_SCK78_MARK, SSI_WS78_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3828) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3829) static const unsigned int ssi8_data_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3830) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3831) RCAR_GP_PIN(6, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3832) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3833) static const unsigned int ssi8_data_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3834) SSI_SDATA8_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3835) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3836) static const unsigned int ssi9_data_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3837) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3838) RCAR_GP_PIN(6, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3839) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3840) static const unsigned int ssi9_data_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3841) SSI_SDATA9_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3842) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3843) static const unsigned int ssi9_data_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3844) /* SDATA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3845) RCAR_GP_PIN(5, 14),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3846) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3847) static const unsigned int ssi9_data_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3848) SSI_SDATA9_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3849) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3850) static const unsigned int ssi9_ctrl_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3851) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3852) RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3853) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3854) static const unsigned int ssi9_ctrl_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3855) SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3856) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3857) static const unsigned int ssi9_ctrl_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3858) /* SCK, WS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3859) RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3860) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3861) static const unsigned int ssi9_ctrl_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3862) SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3863) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3864)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3865) /* - TMU -------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3866) static const unsigned int tmu_tclk1_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3867) /* TCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3868) RCAR_GP_PIN(6, 23),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3869) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3870) static const unsigned int tmu_tclk1_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3871) TCLK1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3872) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3873) static const unsigned int tmu_tclk1_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3874) /* TCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3875) RCAR_GP_PIN(5, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3876) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3877) static const unsigned int tmu_tclk1_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3878) TCLK1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3879) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3880) static const unsigned int tmu_tclk2_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3881) /* TCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3882) RCAR_GP_PIN(6, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3883) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3884) static const unsigned int tmu_tclk2_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3885) TCLK2_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3886) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3887) static const unsigned int tmu_tclk2_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3888) /* TCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3889) RCAR_GP_PIN(6, 28),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3890) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3891) static const unsigned int tmu_tclk2_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3892) TCLK2_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3893) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3894)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3895) /* - TPU ------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3896) static const unsigned int tpu_to0_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3897) /* TPU0TO0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3898) RCAR_GP_PIN(6, 28),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3899) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3900) static const unsigned int tpu_to0_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3901) TPU0TO0_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3902) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3903) static const unsigned int tpu_to1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3904) /* TPU0TO1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3905) RCAR_GP_PIN(6, 29),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3906) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3907) static const unsigned int tpu_to1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3908) TPU0TO1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3909) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3910) static const unsigned int tpu_to2_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3911) /* TPU0TO2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3912) RCAR_GP_PIN(6, 30),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3913) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3914) static const unsigned int tpu_to2_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3915) TPU0TO2_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3916) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3917) static const unsigned int tpu_to3_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3918) /* TPU0TO3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3919) RCAR_GP_PIN(6, 31),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3920) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3921) static const unsigned int tpu_to3_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3922) TPU0TO3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3923) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3924)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3925) /* - USB0 ------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3926) static const unsigned int usb0_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3927) /* PWEN, OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3928) RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3929) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3930) static const unsigned int usb0_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3931) USB0_PWEN_MARK, USB0_OVC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3932) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3933) /* - USB1 ------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3934) static const unsigned int usb1_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3935) /* PWEN, OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3936) RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3937) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3938) static const unsigned int usb1_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3939) USB1_PWEN_MARK, USB1_OVC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3940) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3941) /* - USB2 ------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3942) static const unsigned int usb2_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3943) /* PWEN, OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3944) RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3945) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3946) static const unsigned int usb2_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3947) USB2_PWEN_MARK, USB2_OVC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3948) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3949) /* - USB2_CH3 --------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3950) static const unsigned int usb2_ch3_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3951) /* PWEN, OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3952) RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3953) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3954) static const unsigned int usb2_ch3_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3955) USB2_CH3_PWEN_MARK, USB2_CH3_OVC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3956) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3957)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3958) /* - USB30 ------------------------------------------------------------------ */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3959) static const unsigned int usb30_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3960) /* PWEN, OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3961) RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3962) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3963) static const unsigned int usb30_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3964) USB30_PWEN_MARK, USB30_OVC_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3965) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3966)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3967) /* - VIN4 ------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3968) static const unsigned int vin4_data18_a_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3969) RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3970) RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3971) RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3972) RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3973) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3974) RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3975) RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3976) RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3977) RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3978) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3979) static const unsigned int vin4_data18_a_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3980) VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3981) VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3982) VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3983) VI4_DATA10_MARK, VI4_DATA11_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3984) VI4_DATA12_MARK, VI4_DATA13_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3985) VI4_DATA14_MARK, VI4_DATA15_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3986) VI4_DATA18_MARK, VI4_DATA19_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3987) VI4_DATA20_MARK, VI4_DATA21_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3988) VI4_DATA22_MARK, VI4_DATA23_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3989) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3990) static const unsigned int vin4_data18_b_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3991) RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3992) RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3993) RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3994) RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3995) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3996) RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3997) RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3998) RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3999) RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4000) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4001) static const unsigned int vin4_data18_b_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4002) VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4003) VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4004) VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4005) VI4_DATA10_MARK, VI4_DATA11_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4006) VI4_DATA12_MARK, VI4_DATA13_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4007) VI4_DATA14_MARK, VI4_DATA15_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4008) VI4_DATA18_MARK, VI4_DATA19_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4009) VI4_DATA20_MARK, VI4_DATA21_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4010) VI4_DATA22_MARK, VI4_DATA23_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4011) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4012) static const union vin_data vin4_data_a_pins = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4013) .data24 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4014) RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4015) RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4016) RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4017) RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4018) RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4019) RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4020) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4021) RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4022) RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4023) RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4024) RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4025) RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4026) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4027) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4028) static const union vin_data vin4_data_a_mux = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4029) .data24 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4030) VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4031) VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4032) VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4033) VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4034) VI4_DATA8_MARK, VI4_DATA9_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4035) VI4_DATA10_MARK, VI4_DATA11_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4036) VI4_DATA12_MARK, VI4_DATA13_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4037) VI4_DATA14_MARK, VI4_DATA15_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4038) VI4_DATA16_MARK, VI4_DATA17_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4039) VI4_DATA18_MARK, VI4_DATA19_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4040) VI4_DATA20_MARK, VI4_DATA21_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4041) VI4_DATA22_MARK, VI4_DATA23_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4042) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4043) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4044) static const union vin_data vin4_data_b_pins = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4045) .data24 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4046) RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4047) RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4048) RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4049) RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4050) RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4051) RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4052) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4053) RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4054) RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4055) RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4056) RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4057) RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4058) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4059) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4060) static const union vin_data vin4_data_b_mux = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4061) .data24 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4062) VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4063) VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4064) VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4065) VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4066) VI4_DATA8_MARK, VI4_DATA9_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4067) VI4_DATA10_MARK, VI4_DATA11_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4068) VI4_DATA12_MARK, VI4_DATA13_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4069) VI4_DATA14_MARK, VI4_DATA15_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4070) VI4_DATA16_MARK, VI4_DATA17_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4071) VI4_DATA18_MARK, VI4_DATA19_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4072) VI4_DATA20_MARK, VI4_DATA21_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4073) VI4_DATA22_MARK, VI4_DATA23_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4074) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4075) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4076) static const unsigned int vin4_sync_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4077) /* HSYNC#, VSYNC# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4078) RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 17),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4079) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4080) static const unsigned int vin4_sync_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4081) VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4082) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4083) static const unsigned int vin4_field_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4084) /* FIELD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4085) RCAR_GP_PIN(1, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4086) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4087) static const unsigned int vin4_field_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4088) VI4_FIELD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4089) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4090) static const unsigned int vin4_clkenb_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4091) /* CLKENB */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4092) RCAR_GP_PIN(1, 19),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4093) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4094) static const unsigned int vin4_clkenb_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4095) VI4_CLKENB_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4096) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4097) static const unsigned int vin4_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4098) /* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4099) RCAR_GP_PIN(1, 27),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4100) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4101) static const unsigned int vin4_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4102) VI4_CLK_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4103) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4104)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4105) /* - VIN5 ------------------------------------------------------------------- */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4106) static const union vin_data16 vin5_data_pins = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4107) .data16 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4108) RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4109) RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4110) RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4111) RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4112) RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4113) RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4114) RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4115) RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4116) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4117) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4118) static const union vin_data16 vin5_data_mux = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4119) .data16 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4120) VI5_DATA0_MARK, VI5_DATA1_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4121) VI5_DATA2_MARK, VI5_DATA3_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4122) VI5_DATA4_MARK, VI5_DATA5_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4123) VI5_DATA6_MARK, VI5_DATA7_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4124) VI5_DATA8_MARK, VI5_DATA9_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4125) VI5_DATA10_MARK, VI5_DATA11_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4126) VI5_DATA12_MARK, VI5_DATA13_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4127) VI5_DATA14_MARK, VI5_DATA15_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4128) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4129) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4130) static const unsigned int vin5_sync_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4131) /* HSYNC#, VSYNC# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4132) RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4133) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4134) static const unsigned int vin5_sync_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4135) VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4136) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4137) static const unsigned int vin5_field_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4138) RCAR_GP_PIN(1, 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4139) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4140) static const unsigned int vin5_field_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4141) /* FIELD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4142) VI5_FIELD_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4143) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4144) static const unsigned int vin5_clkenb_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4145) RCAR_GP_PIN(1, 20),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4146) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4147) static const unsigned int vin5_clkenb_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4148) /* CLKENB */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4149) VI5_CLKENB_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4150) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4151) static const unsigned int vin5_clk_pins[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4152) RCAR_GP_PIN(1, 21),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4153) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4154) static const unsigned int vin5_clk_mux[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4155) /* CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4156) VI5_CLK_MARK,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4157) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4158)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4159) static const struct {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4160) struct sh_pfc_pin_group common[320];
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4161) struct sh_pfc_pin_group automotive[30];
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4162) } pinmux_groups = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4163) .common = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4164) SH_PFC_PIN_GROUP(audio_clk_a_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4165) SH_PFC_PIN_GROUP(audio_clk_a_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4166) SH_PFC_PIN_GROUP(audio_clk_a_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4167) SH_PFC_PIN_GROUP(audio_clk_b_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4168) SH_PFC_PIN_GROUP(audio_clk_b_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4169) SH_PFC_PIN_GROUP(audio_clk_c_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4170) SH_PFC_PIN_GROUP(audio_clk_c_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4171) SH_PFC_PIN_GROUP(audio_clkout_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4172) SH_PFC_PIN_GROUP(audio_clkout_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4173) SH_PFC_PIN_GROUP(audio_clkout_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4174) SH_PFC_PIN_GROUP(audio_clkout_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4175) SH_PFC_PIN_GROUP(audio_clkout1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4176) SH_PFC_PIN_GROUP(audio_clkout1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4177) SH_PFC_PIN_GROUP(audio_clkout2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4178) SH_PFC_PIN_GROUP(audio_clkout2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4179) SH_PFC_PIN_GROUP(audio_clkout3_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4180) SH_PFC_PIN_GROUP(audio_clkout3_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4181) SH_PFC_PIN_GROUP(avb_link),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4182) SH_PFC_PIN_GROUP(avb_magic),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4183) SH_PFC_PIN_GROUP(avb_phy_int),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4184) SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio), /* Deprecated */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4185) SH_PFC_PIN_GROUP(avb_mdio),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4186) SH_PFC_PIN_GROUP(avb_mii),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4187) SH_PFC_PIN_GROUP(avb_avtp_pps),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4188) SH_PFC_PIN_GROUP(avb_avtp_match_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4189) SH_PFC_PIN_GROUP(avb_avtp_capture_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4190) SH_PFC_PIN_GROUP(avb_avtp_match_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4191) SH_PFC_PIN_GROUP(avb_avtp_capture_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4192) SH_PFC_PIN_GROUP(can0_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4193) SH_PFC_PIN_GROUP(can0_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4194) SH_PFC_PIN_GROUP(can1_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4195) SH_PFC_PIN_GROUP(can_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4196) SH_PFC_PIN_GROUP(canfd0_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4197) SH_PFC_PIN_GROUP(canfd0_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4198) SH_PFC_PIN_GROUP(canfd1_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4199) SH_PFC_PIN_GROUP(du_rgb666),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4200) SH_PFC_PIN_GROUP(du_rgb888),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4201) SH_PFC_PIN_GROUP(du_clk_out_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4202) SH_PFC_PIN_GROUP(du_clk_out_1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4203) SH_PFC_PIN_GROUP(du_sync),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4204) SH_PFC_PIN_GROUP(du_oddf),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4205) SH_PFC_PIN_GROUP(du_cde),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4206) SH_PFC_PIN_GROUP(du_disp),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4207) SH_PFC_PIN_GROUP(hscif0_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4208) SH_PFC_PIN_GROUP(hscif0_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4209) SH_PFC_PIN_GROUP(hscif0_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4210) SH_PFC_PIN_GROUP(hscif1_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4211) SH_PFC_PIN_GROUP(hscif1_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4212) SH_PFC_PIN_GROUP(hscif1_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4213) SH_PFC_PIN_GROUP(hscif1_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4214) SH_PFC_PIN_GROUP(hscif1_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4215) SH_PFC_PIN_GROUP(hscif1_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4216) SH_PFC_PIN_GROUP(hscif2_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4217) SH_PFC_PIN_GROUP(hscif2_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4218) SH_PFC_PIN_GROUP(hscif2_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4219) SH_PFC_PIN_GROUP(hscif2_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4220) SH_PFC_PIN_GROUP(hscif2_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4221) SH_PFC_PIN_GROUP(hscif2_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4222) SH_PFC_PIN_GROUP(hscif2_data_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4223) SH_PFC_PIN_GROUP(hscif2_clk_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4224) SH_PFC_PIN_GROUP(hscif2_ctrl_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4225) SH_PFC_PIN_GROUP(hscif3_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4226) SH_PFC_PIN_GROUP(hscif3_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4227) SH_PFC_PIN_GROUP(hscif3_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4228) SH_PFC_PIN_GROUP(hscif3_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4229) SH_PFC_PIN_GROUP(hscif3_data_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4230) SH_PFC_PIN_GROUP(hscif3_data_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4231) SH_PFC_PIN_GROUP(hscif4_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4232) SH_PFC_PIN_GROUP(hscif4_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4233) SH_PFC_PIN_GROUP(hscif4_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4234) SH_PFC_PIN_GROUP(hscif4_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4235) SH_PFC_PIN_GROUP(i2c0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4236) SH_PFC_PIN_GROUP(i2c1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4237) SH_PFC_PIN_GROUP(i2c1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4238) SH_PFC_PIN_GROUP(i2c2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4239) SH_PFC_PIN_GROUP(i2c2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4240) SH_PFC_PIN_GROUP(i2c3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4241) SH_PFC_PIN_GROUP(i2c5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4242) SH_PFC_PIN_GROUP(i2c6_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4243) SH_PFC_PIN_GROUP(i2c6_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4244) SH_PFC_PIN_GROUP(i2c6_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4245) SH_PFC_PIN_GROUP(intc_ex_irq0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4246) SH_PFC_PIN_GROUP(intc_ex_irq1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4247) SH_PFC_PIN_GROUP(intc_ex_irq2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4248) SH_PFC_PIN_GROUP(intc_ex_irq3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4249) SH_PFC_PIN_GROUP(intc_ex_irq4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4250) SH_PFC_PIN_GROUP(intc_ex_irq5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4251) SH_PFC_PIN_GROUP(msiof0_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4252) SH_PFC_PIN_GROUP(msiof0_sync),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4253) SH_PFC_PIN_GROUP(msiof0_ss1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4254) SH_PFC_PIN_GROUP(msiof0_ss2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4255) SH_PFC_PIN_GROUP(msiof0_txd),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4256) SH_PFC_PIN_GROUP(msiof0_rxd),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4257) SH_PFC_PIN_GROUP(msiof1_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4258) SH_PFC_PIN_GROUP(msiof1_sync_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4259) SH_PFC_PIN_GROUP(msiof1_ss1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4260) SH_PFC_PIN_GROUP(msiof1_ss2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4261) SH_PFC_PIN_GROUP(msiof1_txd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4262) SH_PFC_PIN_GROUP(msiof1_rxd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4263) SH_PFC_PIN_GROUP(msiof1_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4264) SH_PFC_PIN_GROUP(msiof1_sync_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4265) SH_PFC_PIN_GROUP(msiof1_ss1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4266) SH_PFC_PIN_GROUP(msiof1_ss2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4267) SH_PFC_PIN_GROUP(msiof1_txd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4268) SH_PFC_PIN_GROUP(msiof1_rxd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4269) SH_PFC_PIN_GROUP(msiof1_clk_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4270) SH_PFC_PIN_GROUP(msiof1_sync_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4271) SH_PFC_PIN_GROUP(msiof1_ss1_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4272) SH_PFC_PIN_GROUP(msiof1_ss2_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4273) SH_PFC_PIN_GROUP(msiof1_txd_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4274) SH_PFC_PIN_GROUP(msiof1_rxd_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4275) SH_PFC_PIN_GROUP(msiof1_clk_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4276) SH_PFC_PIN_GROUP(msiof1_sync_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4277) SH_PFC_PIN_GROUP(msiof1_ss1_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4278) SH_PFC_PIN_GROUP(msiof1_ss2_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4279) SH_PFC_PIN_GROUP(msiof1_txd_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4280) SH_PFC_PIN_GROUP(msiof1_rxd_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4281) SH_PFC_PIN_GROUP(msiof1_clk_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4282) SH_PFC_PIN_GROUP(msiof1_sync_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4283) SH_PFC_PIN_GROUP(msiof1_ss1_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4284) SH_PFC_PIN_GROUP(msiof1_ss2_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4285) SH_PFC_PIN_GROUP(msiof1_txd_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4286) SH_PFC_PIN_GROUP(msiof1_rxd_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4287) SH_PFC_PIN_GROUP(msiof1_clk_f),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4288) SH_PFC_PIN_GROUP(msiof1_sync_f),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4289) SH_PFC_PIN_GROUP(msiof1_ss1_f),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4290) SH_PFC_PIN_GROUP(msiof1_ss2_f),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4291) SH_PFC_PIN_GROUP(msiof1_txd_f),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4292) SH_PFC_PIN_GROUP(msiof1_rxd_f),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4293) SH_PFC_PIN_GROUP(msiof1_clk_g),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4294) SH_PFC_PIN_GROUP(msiof1_sync_g),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4295) SH_PFC_PIN_GROUP(msiof1_ss1_g),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4296) SH_PFC_PIN_GROUP(msiof1_ss2_g),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4297) SH_PFC_PIN_GROUP(msiof1_txd_g),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4298) SH_PFC_PIN_GROUP(msiof1_rxd_g),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4299) SH_PFC_PIN_GROUP(msiof2_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4300) SH_PFC_PIN_GROUP(msiof2_sync_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4301) SH_PFC_PIN_GROUP(msiof2_ss1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4302) SH_PFC_PIN_GROUP(msiof2_ss2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4303) SH_PFC_PIN_GROUP(msiof2_txd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4304) SH_PFC_PIN_GROUP(msiof2_rxd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4305) SH_PFC_PIN_GROUP(msiof2_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4306) SH_PFC_PIN_GROUP(msiof2_sync_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4307) SH_PFC_PIN_GROUP(msiof2_ss1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4308) SH_PFC_PIN_GROUP(msiof2_ss2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4309) SH_PFC_PIN_GROUP(msiof2_txd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4310) SH_PFC_PIN_GROUP(msiof2_rxd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4311) SH_PFC_PIN_GROUP(msiof2_clk_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4312) SH_PFC_PIN_GROUP(msiof2_sync_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4313) SH_PFC_PIN_GROUP(msiof2_ss1_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4314) SH_PFC_PIN_GROUP(msiof2_ss2_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4315) SH_PFC_PIN_GROUP(msiof2_txd_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4316) SH_PFC_PIN_GROUP(msiof2_rxd_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4317) SH_PFC_PIN_GROUP(msiof2_clk_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4318) SH_PFC_PIN_GROUP(msiof2_sync_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4319) SH_PFC_PIN_GROUP(msiof2_ss1_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4320) SH_PFC_PIN_GROUP(msiof2_ss2_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4321) SH_PFC_PIN_GROUP(msiof2_txd_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4322) SH_PFC_PIN_GROUP(msiof2_rxd_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4323) SH_PFC_PIN_GROUP(msiof3_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4324) SH_PFC_PIN_GROUP(msiof3_sync_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4325) SH_PFC_PIN_GROUP(msiof3_ss1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4326) SH_PFC_PIN_GROUP(msiof3_ss2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4327) SH_PFC_PIN_GROUP(msiof3_txd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4328) SH_PFC_PIN_GROUP(msiof3_rxd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4329) SH_PFC_PIN_GROUP(msiof3_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4330) SH_PFC_PIN_GROUP(msiof3_sync_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4331) SH_PFC_PIN_GROUP(msiof3_ss1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4332) SH_PFC_PIN_GROUP(msiof3_ss2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4333) SH_PFC_PIN_GROUP(msiof3_txd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4334) SH_PFC_PIN_GROUP(msiof3_rxd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4335) SH_PFC_PIN_GROUP(msiof3_clk_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4336) SH_PFC_PIN_GROUP(msiof3_sync_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4337) SH_PFC_PIN_GROUP(msiof3_txd_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4338) SH_PFC_PIN_GROUP(msiof3_rxd_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4339) SH_PFC_PIN_GROUP(msiof3_clk_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4340) SH_PFC_PIN_GROUP(msiof3_sync_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4341) SH_PFC_PIN_GROUP(msiof3_ss1_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4342) SH_PFC_PIN_GROUP(msiof3_txd_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4343) SH_PFC_PIN_GROUP(msiof3_rxd_d),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4344) SH_PFC_PIN_GROUP(msiof3_clk_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4345) SH_PFC_PIN_GROUP(msiof3_sync_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4346) SH_PFC_PIN_GROUP(msiof3_ss1_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4347) SH_PFC_PIN_GROUP(msiof3_ss2_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4348) SH_PFC_PIN_GROUP(msiof3_txd_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4349) SH_PFC_PIN_GROUP(msiof3_rxd_e),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4350) SH_PFC_PIN_GROUP(pwm0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4351) SH_PFC_PIN_GROUP(pwm1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4352) SH_PFC_PIN_GROUP(pwm1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4353) SH_PFC_PIN_GROUP(pwm2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4354) SH_PFC_PIN_GROUP(pwm2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4355) SH_PFC_PIN_GROUP(pwm3_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4356) SH_PFC_PIN_GROUP(pwm3_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4357) SH_PFC_PIN_GROUP(pwm4_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4358) SH_PFC_PIN_GROUP(pwm4_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4359) SH_PFC_PIN_GROUP(pwm5_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4360) SH_PFC_PIN_GROUP(pwm5_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4361) SH_PFC_PIN_GROUP(pwm6_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4362) SH_PFC_PIN_GROUP(pwm6_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4363) SH_PFC_PIN_GROUP(sata0_devslp_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4364) SH_PFC_PIN_GROUP(sata0_devslp_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4365) SH_PFC_PIN_GROUP(scif0_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4366) SH_PFC_PIN_GROUP(scif0_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4367) SH_PFC_PIN_GROUP(scif0_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4368) SH_PFC_PIN_GROUP(scif1_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4369) SH_PFC_PIN_GROUP(scif1_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4370) SH_PFC_PIN_GROUP(scif1_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4371) SH_PFC_PIN_GROUP(scif1_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4372) SH_PFC_PIN_GROUP(scif2_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4373) SH_PFC_PIN_GROUP(scif2_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4374) SH_PFC_PIN_GROUP(scif2_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4375) SH_PFC_PIN_GROUP(scif3_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4376) SH_PFC_PIN_GROUP(scif3_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4377) SH_PFC_PIN_GROUP(scif3_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4378) SH_PFC_PIN_GROUP(scif3_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4379) SH_PFC_PIN_GROUP(scif4_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4380) SH_PFC_PIN_GROUP(scif4_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4381) SH_PFC_PIN_GROUP(scif4_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4382) SH_PFC_PIN_GROUP(scif4_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4383) SH_PFC_PIN_GROUP(scif4_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4384) SH_PFC_PIN_GROUP(scif4_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4385) SH_PFC_PIN_GROUP(scif4_data_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4386) SH_PFC_PIN_GROUP(scif4_clk_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4387) SH_PFC_PIN_GROUP(scif4_ctrl_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4388) SH_PFC_PIN_GROUP(scif5_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4389) SH_PFC_PIN_GROUP(scif5_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4390) SH_PFC_PIN_GROUP(scif5_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4391) SH_PFC_PIN_GROUP(scif5_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4392) SH_PFC_PIN_GROUP(scif_clk_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4393) SH_PFC_PIN_GROUP(scif_clk_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4394) SH_PFC_PIN_GROUP(sdhi0_data1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4395) SH_PFC_PIN_GROUP(sdhi0_data4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4396) SH_PFC_PIN_GROUP(sdhi0_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4397) SH_PFC_PIN_GROUP(sdhi0_cd),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4398) SH_PFC_PIN_GROUP(sdhi0_wp),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4399) SH_PFC_PIN_GROUP(sdhi1_data1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4400) SH_PFC_PIN_GROUP(sdhi1_data4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4401) SH_PFC_PIN_GROUP(sdhi1_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4402) SH_PFC_PIN_GROUP(sdhi1_cd),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4403) SH_PFC_PIN_GROUP(sdhi1_wp),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4404) SH_PFC_PIN_GROUP(sdhi2_data1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4405) SH_PFC_PIN_GROUP(sdhi2_data4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4406) SH_PFC_PIN_GROUP(sdhi2_data8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4407) SH_PFC_PIN_GROUP(sdhi2_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4408) SH_PFC_PIN_GROUP(sdhi2_cd_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4409) SH_PFC_PIN_GROUP(sdhi2_wp_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4410) SH_PFC_PIN_GROUP(sdhi2_cd_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4411) SH_PFC_PIN_GROUP(sdhi2_wp_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4412) SH_PFC_PIN_GROUP(sdhi2_ds),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4413) SH_PFC_PIN_GROUP(sdhi3_data1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4414) SH_PFC_PIN_GROUP(sdhi3_data4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4415) SH_PFC_PIN_GROUP(sdhi3_data8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4416) SH_PFC_PIN_GROUP(sdhi3_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4417) SH_PFC_PIN_GROUP(sdhi3_cd),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4418) SH_PFC_PIN_GROUP(sdhi3_wp),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4419) SH_PFC_PIN_GROUP(sdhi3_ds),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4420) SH_PFC_PIN_GROUP(ssi0_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4421) SH_PFC_PIN_GROUP(ssi01239_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4422) SH_PFC_PIN_GROUP(ssi1_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4423) SH_PFC_PIN_GROUP(ssi1_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4424) SH_PFC_PIN_GROUP(ssi1_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4425) SH_PFC_PIN_GROUP(ssi1_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4426) SH_PFC_PIN_GROUP(ssi2_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4427) SH_PFC_PIN_GROUP(ssi2_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4428) SH_PFC_PIN_GROUP(ssi2_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4429) SH_PFC_PIN_GROUP(ssi2_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4430) SH_PFC_PIN_GROUP(ssi3_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4431) SH_PFC_PIN_GROUP(ssi349_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4432) SH_PFC_PIN_GROUP(ssi4_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4433) SH_PFC_PIN_GROUP(ssi4_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4434) SH_PFC_PIN_GROUP(ssi5_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4435) SH_PFC_PIN_GROUP(ssi5_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4436) SH_PFC_PIN_GROUP(ssi6_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4437) SH_PFC_PIN_GROUP(ssi6_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4438) SH_PFC_PIN_GROUP(ssi7_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4439) SH_PFC_PIN_GROUP(ssi78_ctrl),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4440) SH_PFC_PIN_GROUP(ssi8_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4441) SH_PFC_PIN_GROUP(ssi9_data_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4442) SH_PFC_PIN_GROUP(ssi9_data_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4443) SH_PFC_PIN_GROUP(ssi9_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4444) SH_PFC_PIN_GROUP(ssi9_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4445) SH_PFC_PIN_GROUP(tmu_tclk1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4446) SH_PFC_PIN_GROUP(tmu_tclk1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4447) SH_PFC_PIN_GROUP(tmu_tclk2_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4448) SH_PFC_PIN_GROUP(tmu_tclk2_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4449) SH_PFC_PIN_GROUP(tpu_to0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4450) SH_PFC_PIN_GROUP(tpu_to1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4451) SH_PFC_PIN_GROUP(tpu_to2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4452) SH_PFC_PIN_GROUP(tpu_to3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4453) SH_PFC_PIN_GROUP(usb0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4454) SH_PFC_PIN_GROUP(usb1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4455) SH_PFC_PIN_GROUP(usb2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4456) SH_PFC_PIN_GROUP(usb2_ch3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4457) SH_PFC_PIN_GROUP(usb30),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4458) VIN_DATA_PIN_GROUP(vin4_data, 8, _a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4459) VIN_DATA_PIN_GROUP(vin4_data, 10, _a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4460) VIN_DATA_PIN_GROUP(vin4_data, 12, _a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4461) VIN_DATA_PIN_GROUP(vin4_data, 16, _a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4462) SH_PFC_PIN_GROUP(vin4_data18_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4463) VIN_DATA_PIN_GROUP(vin4_data, 20, _a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4464) VIN_DATA_PIN_GROUP(vin4_data, 24, _a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4465) VIN_DATA_PIN_GROUP(vin4_data, 8, _b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4466) VIN_DATA_PIN_GROUP(vin4_data, 10, _b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4467) VIN_DATA_PIN_GROUP(vin4_data, 12, _b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4468) VIN_DATA_PIN_GROUP(vin4_data, 16, _b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4469) SH_PFC_PIN_GROUP(vin4_data18_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4470) VIN_DATA_PIN_GROUP(vin4_data, 20, _b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4471) VIN_DATA_PIN_GROUP(vin4_data, 24, _b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4472) SH_PFC_PIN_GROUP(vin4_sync),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4473) SH_PFC_PIN_GROUP(vin4_field),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4474) SH_PFC_PIN_GROUP(vin4_clkenb),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4475) SH_PFC_PIN_GROUP(vin4_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4476) VIN_DATA_PIN_GROUP(vin5_data, 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4477) VIN_DATA_PIN_GROUP(vin5_data, 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4478) VIN_DATA_PIN_GROUP(vin5_data, 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4479) VIN_DATA_PIN_GROUP(vin5_data, 16),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4480) SH_PFC_PIN_GROUP(vin5_sync),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4481) SH_PFC_PIN_GROUP(vin5_field),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4482) SH_PFC_PIN_GROUP(vin5_clkenb),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4483) SH_PFC_PIN_GROUP(vin5_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4484) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4485) .automotive = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4486) SH_PFC_PIN_GROUP(drif0_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4487) SH_PFC_PIN_GROUP(drif0_data0_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4488) SH_PFC_PIN_GROUP(drif0_data1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4489) SH_PFC_PIN_GROUP(drif0_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4490) SH_PFC_PIN_GROUP(drif0_data0_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4491) SH_PFC_PIN_GROUP(drif0_data1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4492) SH_PFC_PIN_GROUP(drif0_ctrl_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4493) SH_PFC_PIN_GROUP(drif0_data0_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4494) SH_PFC_PIN_GROUP(drif0_data1_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4495) SH_PFC_PIN_GROUP(drif1_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4496) SH_PFC_PIN_GROUP(drif1_data0_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4497) SH_PFC_PIN_GROUP(drif1_data1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4498) SH_PFC_PIN_GROUP(drif1_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4499) SH_PFC_PIN_GROUP(drif1_data0_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4500) SH_PFC_PIN_GROUP(drif1_data1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4501) SH_PFC_PIN_GROUP(drif1_ctrl_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4502) SH_PFC_PIN_GROUP(drif1_data0_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4503) SH_PFC_PIN_GROUP(drif1_data1_c),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4504) SH_PFC_PIN_GROUP(drif2_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4505) SH_PFC_PIN_GROUP(drif2_data0_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4506) SH_PFC_PIN_GROUP(drif2_data1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4507) SH_PFC_PIN_GROUP(drif2_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4508) SH_PFC_PIN_GROUP(drif2_data0_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4509) SH_PFC_PIN_GROUP(drif2_data1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4510) SH_PFC_PIN_GROUP(drif3_ctrl_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4511) SH_PFC_PIN_GROUP(drif3_data0_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4512) SH_PFC_PIN_GROUP(drif3_data1_a),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4513) SH_PFC_PIN_GROUP(drif3_ctrl_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4514) SH_PFC_PIN_GROUP(drif3_data0_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4515) SH_PFC_PIN_GROUP(drif3_data1_b),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4516) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4517)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4518) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4519)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4520) static const char * const audio_clk_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4521) "audio_clk_a_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4522) "audio_clk_a_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4523) "audio_clk_a_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4524) "audio_clk_b_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4525) "audio_clk_b_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4526) "audio_clk_c_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4527) "audio_clk_c_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4528) "audio_clkout_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4529) "audio_clkout_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4530) "audio_clkout_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4531) "audio_clkout_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4532) "audio_clkout1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4533) "audio_clkout1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4534) "audio_clkout2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4535) "audio_clkout2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4536) "audio_clkout3_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4537) "audio_clkout3_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4538) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4539)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4540) static const char * const avb_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4541) "avb_link",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4542) "avb_magic",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4543) "avb_phy_int",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4544) "avb_mdc", /* Deprecated, please use "avb_mdio" instead */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4545) "avb_mdio",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4546) "avb_mii",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4547) "avb_avtp_pps",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4548) "avb_avtp_match_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4549) "avb_avtp_capture_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4550) "avb_avtp_match_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4551) "avb_avtp_capture_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4552) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4553)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4554) static const char * const can0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4555) "can0_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4556) "can0_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4557) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4558)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4559) static const char * const can1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4560) "can1_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4561) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4562)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4563) static const char * const can_clk_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4564) "can_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4565) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4566)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4567) static const char * const canfd0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4568) "canfd0_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4569) "canfd0_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4570) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4571)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4572) static const char * const canfd1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4573) "canfd1_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4574) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4575)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4576) static const char * const drif0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4577) "drif0_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4578) "drif0_data0_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4579) "drif0_data1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4580) "drif0_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4581) "drif0_data0_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4582) "drif0_data1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4583) "drif0_ctrl_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4584) "drif0_data0_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4585) "drif0_data1_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4586) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4587)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4588) static const char * const drif1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4589) "drif1_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4590) "drif1_data0_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4591) "drif1_data1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4592) "drif1_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4593) "drif1_data0_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4594) "drif1_data1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4595) "drif1_ctrl_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4596) "drif1_data0_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4597) "drif1_data1_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4598) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4599)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4600) static const char * const drif2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4601) "drif2_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4602) "drif2_data0_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4603) "drif2_data1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4604) "drif2_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4605) "drif2_data0_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4606) "drif2_data1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4607) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4608)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4609) static const char * const drif3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4610) "drif3_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4611) "drif3_data0_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4612) "drif3_data1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4613) "drif3_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4614) "drif3_data0_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4615) "drif3_data1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4616) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4617)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4618) static const char * const du_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4619) "du_rgb666",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4620) "du_rgb888",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4621) "du_clk_out_0",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4622) "du_clk_out_1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4623) "du_sync",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4624) "du_oddf",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4625) "du_cde",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4626) "du_disp",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4627) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4628)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4629) static const char * const hscif0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4630) "hscif0_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4631) "hscif0_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4632) "hscif0_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4633) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4634)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4635) static const char * const hscif1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4636) "hscif1_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4637) "hscif1_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4638) "hscif1_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4639) "hscif1_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4640) "hscif1_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4641) "hscif1_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4642) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4643)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4644) static const char * const hscif2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4645) "hscif2_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4646) "hscif2_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4647) "hscif2_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4648) "hscif2_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4649) "hscif2_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4650) "hscif2_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4651) "hscif2_data_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4652) "hscif2_clk_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4653) "hscif2_ctrl_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4654) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4655)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4656) static const char * const hscif3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4657) "hscif3_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4658) "hscif3_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4659) "hscif3_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4660) "hscif3_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4661) "hscif3_data_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4662) "hscif3_data_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4663) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4664)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4665) static const char * const hscif4_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4666) "hscif4_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4667) "hscif4_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4668) "hscif4_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4669) "hscif4_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4670) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4671)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4672) static const char * const i2c0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4673) "i2c0",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4674) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4675)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4676) static const char * const i2c1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4677) "i2c1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4678) "i2c1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4679) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4680)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4681) static const char * const i2c2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4682) "i2c2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4683) "i2c2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4684) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4685)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4686) static const char * const i2c3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4687) "i2c3",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4688) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4689)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4690) static const char * const i2c5_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4691) "i2c5",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4692) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4693)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4694) static const char * const i2c6_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4695) "i2c6_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4696) "i2c6_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4697) "i2c6_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4698) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4699)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4700) static const char * const intc_ex_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4701) "intc_ex_irq0",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4702) "intc_ex_irq1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4703) "intc_ex_irq2",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4704) "intc_ex_irq3",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4705) "intc_ex_irq4",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4706) "intc_ex_irq5",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4707) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4708)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4709) static const char * const msiof0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4710) "msiof0_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4711) "msiof0_sync",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4712) "msiof0_ss1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4713) "msiof0_ss2",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4714) "msiof0_txd",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4715) "msiof0_rxd",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4716) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4717)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4718) static const char * const msiof1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4719) "msiof1_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4720) "msiof1_sync_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4721) "msiof1_ss1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4722) "msiof1_ss2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4723) "msiof1_txd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4724) "msiof1_rxd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4725) "msiof1_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4726) "msiof1_sync_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4727) "msiof1_ss1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4728) "msiof1_ss2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4729) "msiof1_txd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4730) "msiof1_rxd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4731) "msiof1_clk_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4732) "msiof1_sync_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4733) "msiof1_ss1_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4734) "msiof1_ss2_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4735) "msiof1_txd_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4736) "msiof1_rxd_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4737) "msiof1_clk_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4738) "msiof1_sync_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4739) "msiof1_ss1_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4740) "msiof1_ss2_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4741) "msiof1_txd_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4742) "msiof1_rxd_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4743) "msiof1_clk_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4744) "msiof1_sync_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4745) "msiof1_ss1_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4746) "msiof1_ss2_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4747) "msiof1_txd_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4748) "msiof1_rxd_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4749) "msiof1_clk_f",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4750) "msiof1_sync_f",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4751) "msiof1_ss1_f",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4752) "msiof1_ss2_f",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4753) "msiof1_txd_f",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4754) "msiof1_rxd_f",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4755) "msiof1_clk_g",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4756) "msiof1_sync_g",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4757) "msiof1_ss1_g",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4758) "msiof1_ss2_g",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4759) "msiof1_txd_g",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4760) "msiof1_rxd_g",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4761) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4762)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4763) static const char * const msiof2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4764) "msiof2_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4765) "msiof2_sync_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4766) "msiof2_ss1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4767) "msiof2_ss2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4768) "msiof2_txd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4769) "msiof2_rxd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4770) "msiof2_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4771) "msiof2_sync_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4772) "msiof2_ss1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4773) "msiof2_ss2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4774) "msiof2_txd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4775) "msiof2_rxd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4776) "msiof2_clk_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4777) "msiof2_sync_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4778) "msiof2_ss1_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4779) "msiof2_ss2_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4780) "msiof2_txd_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4781) "msiof2_rxd_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4782) "msiof2_clk_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4783) "msiof2_sync_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4784) "msiof2_ss1_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4785) "msiof2_ss2_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4786) "msiof2_txd_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4787) "msiof2_rxd_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4788) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4789)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4790) static const char * const msiof3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4791) "msiof3_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4792) "msiof3_sync_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4793) "msiof3_ss1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4794) "msiof3_ss2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4795) "msiof3_txd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4796) "msiof3_rxd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4797) "msiof3_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4798) "msiof3_sync_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4799) "msiof3_ss1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4800) "msiof3_ss2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4801) "msiof3_txd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4802) "msiof3_rxd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4803) "msiof3_clk_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4804) "msiof3_sync_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4805) "msiof3_txd_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4806) "msiof3_rxd_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4807) "msiof3_clk_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4808) "msiof3_sync_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4809) "msiof3_ss1_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4810) "msiof3_txd_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4811) "msiof3_rxd_d",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4812) "msiof3_clk_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4813) "msiof3_sync_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4814) "msiof3_ss1_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4815) "msiof3_ss2_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4816) "msiof3_txd_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4817) "msiof3_rxd_e",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4818) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4819)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4820) static const char * const pwm0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4821) "pwm0",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4822) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4823)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4824) static const char * const pwm1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4825) "pwm1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4826) "pwm1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4827) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4828)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4829) static const char * const pwm2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4830) "pwm2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4831) "pwm2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4832) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4833)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4834) static const char * const pwm3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4835) "pwm3_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4836) "pwm3_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4837) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4838)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4839) static const char * const pwm4_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4840) "pwm4_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4841) "pwm4_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4842) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4843)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4844) static const char * const pwm5_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4845) "pwm5_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4846) "pwm5_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4847) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4848)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4849) static const char * const pwm6_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4850) "pwm6_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4851) "pwm6_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4852) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4853)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4854) static const char * const sata0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4855) "sata0_devslp_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4856) "sata0_devslp_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4857) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4858)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4859) static const char * const scif0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4860) "scif0_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4861) "scif0_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4862) "scif0_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4863) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4864)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4865) static const char * const scif1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4866) "scif1_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4867) "scif1_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4868) "scif1_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4869) "scif1_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4870) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4871)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4872) static const char * const scif2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4873) "scif2_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4874) "scif2_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4875) "scif2_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4876) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4877)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4878) static const char * const scif3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4879) "scif3_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4880) "scif3_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4881) "scif3_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4882) "scif3_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4883) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4884)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4885) static const char * const scif4_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4886) "scif4_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4887) "scif4_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4888) "scif4_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4889) "scif4_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4890) "scif4_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4891) "scif4_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4892) "scif4_data_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4893) "scif4_clk_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4894) "scif4_ctrl_c",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4895) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4896)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4897) static const char * const scif5_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4898) "scif5_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4899) "scif5_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4900) "scif5_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4901) "scif5_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4902) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4903)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4904) static const char * const scif_clk_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4905) "scif_clk_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4906) "scif_clk_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4907) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4908)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4909) static const char * const sdhi0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4910) "sdhi0_data1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4911) "sdhi0_data4",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4912) "sdhi0_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4913) "sdhi0_cd",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4914) "sdhi0_wp",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4915) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4916)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4917) static const char * const sdhi1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4918) "sdhi1_data1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4919) "sdhi1_data4",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4920) "sdhi1_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4921) "sdhi1_cd",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4922) "sdhi1_wp",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4923) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4924)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4925) static const char * const sdhi2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4926) "sdhi2_data1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4927) "sdhi2_data4",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4928) "sdhi2_data8",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4929) "sdhi2_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4930) "sdhi2_cd_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4931) "sdhi2_wp_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4932) "sdhi2_cd_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4933) "sdhi2_wp_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4934) "sdhi2_ds",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4935) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4936)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4937) static const char * const sdhi3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4938) "sdhi3_data1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4939) "sdhi3_data4",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4940) "sdhi3_data8",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4941) "sdhi3_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4942) "sdhi3_cd",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4943) "sdhi3_wp",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4944) "sdhi3_ds",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4945) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4946)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4947) static const char * const ssi_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4948) "ssi0_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4949) "ssi01239_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4950) "ssi1_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4951) "ssi1_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4952) "ssi1_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4953) "ssi1_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4954) "ssi2_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4955) "ssi2_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4956) "ssi2_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4957) "ssi2_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4958) "ssi3_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4959) "ssi349_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4960) "ssi4_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4961) "ssi4_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4962) "ssi5_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4963) "ssi5_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4964) "ssi6_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4965) "ssi6_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4966) "ssi7_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4967) "ssi78_ctrl",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4968) "ssi8_data",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4969) "ssi9_data_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4970) "ssi9_data_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4971) "ssi9_ctrl_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4972) "ssi9_ctrl_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4973) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4974)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4975) static const char * const tmu_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4976) "tmu_tclk1_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4977) "tmu_tclk1_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4978) "tmu_tclk2_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4979) "tmu_tclk2_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4980) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4981)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4982) static const char * const tpu_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4983) "tpu_to0",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4984) "tpu_to1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4985) "tpu_to2",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4986) "tpu_to3",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4987) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4988)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4989) static const char * const usb0_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4990) "usb0",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4991) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4992)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4993) static const char * const usb1_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4994) "usb1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4995) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4996)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4997) static const char * const usb2_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4998) "usb2",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4999) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5000)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5001) static const char * const usb2_ch3_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5002) "usb2_ch3",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5003) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5004)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5005) static const char * const usb30_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5006) "usb30",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5007) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5008)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5009) static const char * const vin4_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5010) "vin4_data8_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5011) "vin4_data10_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5012) "vin4_data12_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5013) "vin4_data16_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5014) "vin4_data18_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5015) "vin4_data20_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5016) "vin4_data24_a",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5017) "vin4_data8_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5018) "vin4_data10_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5019) "vin4_data12_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5020) "vin4_data16_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5021) "vin4_data18_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5022) "vin4_data20_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5023) "vin4_data24_b",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5024) "vin4_sync",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5025) "vin4_field",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5026) "vin4_clkenb",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5027) "vin4_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5028) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5029)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5030) static const char * const vin5_groups[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5031) "vin5_data8",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5032) "vin5_data10",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5033) "vin5_data12",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5034) "vin5_data16",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5035) "vin5_sync",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5036) "vin5_field",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5037) "vin5_clkenb",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5038) "vin5_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5039) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5040)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5041) static const struct {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5042) struct sh_pfc_function common[53];
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5043) struct sh_pfc_function automotive[4];
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5044) } pinmux_functions = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5045) .common = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5046) SH_PFC_FUNCTION(audio_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5047) SH_PFC_FUNCTION(avb),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5048) SH_PFC_FUNCTION(can0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5049) SH_PFC_FUNCTION(can1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5050) SH_PFC_FUNCTION(can_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5051) SH_PFC_FUNCTION(canfd0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5052) SH_PFC_FUNCTION(canfd1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5053) SH_PFC_FUNCTION(du),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5054) SH_PFC_FUNCTION(hscif0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5055) SH_PFC_FUNCTION(hscif1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5056) SH_PFC_FUNCTION(hscif2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5057) SH_PFC_FUNCTION(hscif3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5058) SH_PFC_FUNCTION(hscif4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5059) SH_PFC_FUNCTION(i2c0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5060) SH_PFC_FUNCTION(i2c1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5061) SH_PFC_FUNCTION(i2c2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5062) SH_PFC_FUNCTION(i2c3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5063) SH_PFC_FUNCTION(i2c5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5064) SH_PFC_FUNCTION(i2c6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5065) SH_PFC_FUNCTION(intc_ex),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5066) SH_PFC_FUNCTION(msiof0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5067) SH_PFC_FUNCTION(msiof1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5068) SH_PFC_FUNCTION(msiof2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5069) SH_PFC_FUNCTION(msiof3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5070) SH_PFC_FUNCTION(pwm0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5071) SH_PFC_FUNCTION(pwm1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5072) SH_PFC_FUNCTION(pwm2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5073) SH_PFC_FUNCTION(pwm3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5074) SH_PFC_FUNCTION(pwm4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5075) SH_PFC_FUNCTION(pwm5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5076) SH_PFC_FUNCTION(pwm6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5077) SH_PFC_FUNCTION(sata0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5078) SH_PFC_FUNCTION(scif0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5079) SH_PFC_FUNCTION(scif1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5080) SH_PFC_FUNCTION(scif2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5081) SH_PFC_FUNCTION(scif3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5082) SH_PFC_FUNCTION(scif4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5083) SH_PFC_FUNCTION(scif5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5084) SH_PFC_FUNCTION(scif_clk),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5085) SH_PFC_FUNCTION(sdhi0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5086) SH_PFC_FUNCTION(sdhi1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5087) SH_PFC_FUNCTION(sdhi2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5088) SH_PFC_FUNCTION(sdhi3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5089) SH_PFC_FUNCTION(ssi),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5090) SH_PFC_FUNCTION(tmu),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5091) SH_PFC_FUNCTION(tpu),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5092) SH_PFC_FUNCTION(usb0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5093) SH_PFC_FUNCTION(usb1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5094) SH_PFC_FUNCTION(usb2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5095) SH_PFC_FUNCTION(usb2_ch3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5096) SH_PFC_FUNCTION(usb30),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5097) SH_PFC_FUNCTION(vin4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5098) SH_PFC_FUNCTION(vin5),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5099) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5100) .automotive = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5101) SH_PFC_FUNCTION(drif0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5102) SH_PFC_FUNCTION(drif1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5103) SH_PFC_FUNCTION(drif2),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5104) SH_PFC_FUNCTION(drif3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5105) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5106)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5107) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5108)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5109) static const struct pinmux_cfg_reg pinmux_config_regs[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5110) #define F_(x, y) FN_##y
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5111) #define FM(x) FN_##x
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5112) { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5113) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5114) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5115) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5116) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5117) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5118) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5119) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5120) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5121) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5122) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5123) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5124) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5125) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5126) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5127) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5128) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5129) GP_0_15_FN, GPSR0_15,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5130) GP_0_14_FN, GPSR0_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5131) GP_0_13_FN, GPSR0_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5132) GP_0_12_FN, GPSR0_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5133) GP_0_11_FN, GPSR0_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5134) GP_0_10_FN, GPSR0_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5135) GP_0_9_FN, GPSR0_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5136) GP_0_8_FN, GPSR0_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5137) GP_0_7_FN, GPSR0_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5138) GP_0_6_FN, GPSR0_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5139) GP_0_5_FN, GPSR0_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5140) GP_0_4_FN, GPSR0_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5141) GP_0_3_FN, GPSR0_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5142) GP_0_2_FN, GPSR0_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5143) GP_0_1_FN, GPSR0_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5144) GP_0_0_FN, GPSR0_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5145) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5146) { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5147) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5148) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5149) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5150) GP_1_28_FN, GPSR1_28,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5151) GP_1_27_FN, GPSR1_27,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5152) GP_1_26_FN, GPSR1_26,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5153) GP_1_25_FN, GPSR1_25,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5154) GP_1_24_FN, GPSR1_24,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5155) GP_1_23_FN, GPSR1_23,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5156) GP_1_22_FN, GPSR1_22,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5157) GP_1_21_FN, GPSR1_21,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5158) GP_1_20_FN, GPSR1_20,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5159) GP_1_19_FN, GPSR1_19,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5160) GP_1_18_FN, GPSR1_18,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5161) GP_1_17_FN, GPSR1_17,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5162) GP_1_16_FN, GPSR1_16,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5163) GP_1_15_FN, GPSR1_15,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5164) GP_1_14_FN, GPSR1_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5165) GP_1_13_FN, GPSR1_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5166) GP_1_12_FN, GPSR1_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5167) GP_1_11_FN, GPSR1_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5168) GP_1_10_FN, GPSR1_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5169) GP_1_9_FN, GPSR1_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5170) GP_1_8_FN, GPSR1_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5171) GP_1_7_FN, GPSR1_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5172) GP_1_6_FN, GPSR1_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5173) GP_1_5_FN, GPSR1_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5174) GP_1_4_FN, GPSR1_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5175) GP_1_3_FN, GPSR1_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5176) GP_1_2_FN, GPSR1_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5177) GP_1_1_FN, GPSR1_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5178) GP_1_0_FN, GPSR1_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5179) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5180) { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5181) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5182) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5183) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5184) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5185) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5186) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5187) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5188) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5189) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5190) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5191) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5192) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5193) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5194) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5195) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5196) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5197) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5198) GP_2_14_FN, GPSR2_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5199) GP_2_13_FN, GPSR2_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5200) GP_2_12_FN, GPSR2_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5201) GP_2_11_FN, GPSR2_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5202) GP_2_10_FN, GPSR2_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5203) GP_2_9_FN, GPSR2_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5204) GP_2_8_FN, GPSR2_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5205) GP_2_7_FN, GPSR2_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5206) GP_2_6_FN, GPSR2_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5207) GP_2_5_FN, GPSR2_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5208) GP_2_4_FN, GPSR2_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5209) GP_2_3_FN, GPSR2_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5210) GP_2_2_FN, GPSR2_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5211) GP_2_1_FN, GPSR2_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5212) GP_2_0_FN, GPSR2_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5213) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5214) { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5215) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5216) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5217) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5218) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5219) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5220) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5221) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5222) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5223) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5224) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5225) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5226) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5227) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5228) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5229) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5230) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5231) GP_3_15_FN, GPSR3_15,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5232) GP_3_14_FN, GPSR3_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5233) GP_3_13_FN, GPSR3_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5234) GP_3_12_FN, GPSR3_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5235) GP_3_11_FN, GPSR3_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5236) GP_3_10_FN, GPSR3_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5237) GP_3_9_FN, GPSR3_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5238) GP_3_8_FN, GPSR3_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5239) GP_3_7_FN, GPSR3_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5240) GP_3_6_FN, GPSR3_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5241) GP_3_5_FN, GPSR3_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5242) GP_3_4_FN, GPSR3_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5243) GP_3_3_FN, GPSR3_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5244) GP_3_2_FN, GPSR3_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5245) GP_3_1_FN, GPSR3_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5246) GP_3_0_FN, GPSR3_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5247) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5248) { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5249) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5250) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5251) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5252) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5253) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5254) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5255) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5256) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5257) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5258) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5259) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5260) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5261) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5262) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5263) GP_4_17_FN, GPSR4_17,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5264) GP_4_16_FN, GPSR4_16,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5265) GP_4_15_FN, GPSR4_15,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5266) GP_4_14_FN, GPSR4_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5267) GP_4_13_FN, GPSR4_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5268) GP_4_12_FN, GPSR4_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5269) GP_4_11_FN, GPSR4_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5270) GP_4_10_FN, GPSR4_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5271) GP_4_9_FN, GPSR4_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5272) GP_4_8_FN, GPSR4_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5273) GP_4_7_FN, GPSR4_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5274) GP_4_6_FN, GPSR4_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5275) GP_4_5_FN, GPSR4_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5276) GP_4_4_FN, GPSR4_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5277) GP_4_3_FN, GPSR4_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5278) GP_4_2_FN, GPSR4_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5279) GP_4_1_FN, GPSR4_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5280) GP_4_0_FN, GPSR4_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5281) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5282) { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5283) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5284) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5285) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5286) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5287) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5288) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5289) GP_5_25_FN, GPSR5_25,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5290) GP_5_24_FN, GPSR5_24,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5291) GP_5_23_FN, GPSR5_23,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5292) GP_5_22_FN, GPSR5_22,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5293) GP_5_21_FN, GPSR5_21,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5294) GP_5_20_FN, GPSR5_20,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5295) GP_5_19_FN, GPSR5_19,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5296) GP_5_18_FN, GPSR5_18,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5297) GP_5_17_FN, GPSR5_17,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5298) GP_5_16_FN, GPSR5_16,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5299) GP_5_15_FN, GPSR5_15,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5300) GP_5_14_FN, GPSR5_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5301) GP_5_13_FN, GPSR5_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5302) GP_5_12_FN, GPSR5_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5303) GP_5_11_FN, GPSR5_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5304) GP_5_10_FN, GPSR5_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5305) GP_5_9_FN, GPSR5_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5306) GP_5_8_FN, GPSR5_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5307) GP_5_7_FN, GPSR5_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5308) GP_5_6_FN, GPSR5_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5309) GP_5_5_FN, GPSR5_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5310) GP_5_4_FN, GPSR5_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5311) GP_5_3_FN, GPSR5_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5312) GP_5_2_FN, GPSR5_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5313) GP_5_1_FN, GPSR5_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5314) GP_5_0_FN, GPSR5_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5315) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5316) { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5317) GP_6_31_FN, GPSR6_31,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5318) GP_6_30_FN, GPSR6_30,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5319) GP_6_29_FN, GPSR6_29,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5320) GP_6_28_FN, GPSR6_28,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5321) GP_6_27_FN, GPSR6_27,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5322) GP_6_26_FN, GPSR6_26,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5323) GP_6_25_FN, GPSR6_25,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5324) GP_6_24_FN, GPSR6_24,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5325) GP_6_23_FN, GPSR6_23,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5326) GP_6_22_FN, GPSR6_22,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5327) GP_6_21_FN, GPSR6_21,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5328) GP_6_20_FN, GPSR6_20,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5329) GP_6_19_FN, GPSR6_19,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5330) GP_6_18_FN, GPSR6_18,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5331) GP_6_17_FN, GPSR6_17,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5332) GP_6_16_FN, GPSR6_16,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5333) GP_6_15_FN, GPSR6_15,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5334) GP_6_14_FN, GPSR6_14,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5335) GP_6_13_FN, GPSR6_13,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5336) GP_6_12_FN, GPSR6_12,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5337) GP_6_11_FN, GPSR6_11,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5338) GP_6_10_FN, GPSR6_10,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5339) GP_6_9_FN, GPSR6_9,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5340) GP_6_8_FN, GPSR6_8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5341) GP_6_7_FN, GPSR6_7,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5342) GP_6_6_FN, GPSR6_6,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5343) GP_6_5_FN, GPSR6_5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5344) GP_6_4_FN, GPSR6_4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5345) GP_6_3_FN, GPSR6_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5346) GP_6_2_FN, GPSR6_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5347) GP_6_1_FN, GPSR6_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5348) GP_6_0_FN, GPSR6_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5349) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5350) { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5351) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5352) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5353) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5354) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5355) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5356) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5357) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5358) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5359) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5360) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5361) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5362) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5363) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5364) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5365) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5366) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5367) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5368) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5369) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5370) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5371) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5372) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5373) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5374) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5375) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5376) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5377) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5378) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5379) GP_7_3_FN, GPSR7_3,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5380) GP_7_2_FN, GPSR7_2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5381) GP_7_1_FN, GPSR7_1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5382) GP_7_0_FN, GPSR7_0, ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5383) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5384) #undef F_
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5385) #undef FM
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5386)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5387) #define F_(x, y) x,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5388) #define FM(x) FN_##x,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5389) { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5390) IP0_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5391) IP0_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5392) IP0_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5393) IP0_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5394) IP0_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5395) IP0_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5396) IP0_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5397) IP0_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5398) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5399) { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5400) IP1_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5401) IP1_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5402) IP1_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5403) IP1_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5404) IP1_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5405) IP1_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5406) IP1_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5407) IP1_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5408) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5409) { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5410) IP2_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5411) IP2_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5412) IP2_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5413) IP2_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5414) IP2_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5415) IP2_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5416) IP2_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5417) IP2_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5418) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5419) { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5420) IP3_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5421) IP3_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5422) IP3_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5423) IP3_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5424) IP3_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5425) IP3_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5426) IP3_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5427) IP3_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5428) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5429) { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5430) IP4_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5431) IP4_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5432) IP4_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5433) IP4_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5434) IP4_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5435) IP4_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5436) IP4_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5437) IP4_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5438) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5439) { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5440) IP5_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5441) IP5_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5442) IP5_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5443) IP5_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5444) IP5_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5445) IP5_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5446) IP5_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5447) IP5_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5448) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5449) { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5450) IP6_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5451) IP6_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5452) IP6_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5453) IP6_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5454) IP6_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5455) IP6_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5456) IP6_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5457) IP6_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5458) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5459) { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5460) IP7_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5461) IP7_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5462) IP7_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5463) IP7_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5464) /* IP7_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5465) IP7_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5466) IP7_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5467) IP7_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5468) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5469) { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5470) IP8_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5471) IP8_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5472) IP8_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5473) IP8_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5474) IP8_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5475) IP8_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5476) IP8_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5477) IP8_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5478) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5479) { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5480) IP9_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5481) IP9_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5482) IP9_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5483) IP9_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5484) IP9_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5485) IP9_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5486) IP9_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5487) IP9_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5488) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5489) { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5490) IP10_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5491) IP10_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5492) IP10_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5493) IP10_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5494) IP10_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5495) IP10_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5496) IP10_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5497) IP10_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5498) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5499) { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5500) IP11_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5501) IP11_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5502) IP11_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5503) IP11_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5504) IP11_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5505) IP11_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5506) IP11_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5507) IP11_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5508) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5509) { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5510) IP12_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5511) IP12_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5512) IP12_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5513) IP12_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5514) IP12_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5515) IP12_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5516) IP12_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5517) IP12_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5518) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5519) { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5520) IP13_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5521) IP13_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5522) IP13_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5523) IP13_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5524) IP13_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5525) IP13_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5526) IP13_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5527) IP13_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5528) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5529) { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5530) IP14_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5531) IP14_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5532) IP14_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5533) IP14_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5534) IP14_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5535) IP14_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5536) IP14_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5537) IP14_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5538) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5539) { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5540) IP15_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5541) IP15_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5542) IP15_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5543) IP15_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5544) IP15_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5545) IP15_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5546) IP15_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5547) IP15_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5548) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5549) { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5550) IP16_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5551) IP16_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5552) IP16_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5553) IP16_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5554) IP16_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5555) IP16_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5556) IP16_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5557) IP16_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5558) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5559) { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5560) IP17_31_28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5561) IP17_27_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5562) IP17_23_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5563) IP17_19_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5564) IP17_15_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5565) IP17_11_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5566) IP17_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5567) IP17_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5568) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5569) { PINMUX_CFG_REG("IPSR18", 0xe6060248, 32, 4, GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5570) /* IP18_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5571) /* IP18_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5572) /* IP18_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5573) /* IP18_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5574) /* IP18_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5575) /* IP18_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5576) IP18_7_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5577) IP18_3_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5578) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5579) #undef F_
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5580) #undef FM
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5581)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5582) #define F_(x, y) x,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5583) #define FM(x) FN_##x,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5584) { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5585) GROUP(3, 2, 3, 1, 1, 1, 1, 1, 2, 1, 1, 2,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5586) 1, 1, 1, 2, 2, 1, 2, 3),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5587) GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5588) MOD_SEL0_31_30_29
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5589) MOD_SEL0_28_27
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5590) MOD_SEL0_26_25_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5591) MOD_SEL0_23
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5592) MOD_SEL0_22
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5593) MOD_SEL0_21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5594) MOD_SEL0_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5595) MOD_SEL0_19
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5596) MOD_SEL0_18_17
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5597) MOD_SEL0_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5598) 0, 0, /* RESERVED 15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5599) MOD_SEL0_14_13
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5600) MOD_SEL0_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5601) MOD_SEL0_11
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5602) MOD_SEL0_10
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5603) MOD_SEL0_9_8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5604) MOD_SEL0_7_6
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5605) MOD_SEL0_5
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5606) MOD_SEL0_4_3
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5607) /* RESERVED 2, 1, 0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5608) 0, 0, 0, 0, 0, 0, 0, 0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5609) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5610) { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5611) GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5612) 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5613) GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5614) MOD_SEL1_31_30
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5615) MOD_SEL1_29_28_27
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5616) MOD_SEL1_26
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5617) MOD_SEL1_25_24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5618) MOD_SEL1_23_22_21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5619) MOD_SEL1_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5620) MOD_SEL1_19
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5621) MOD_SEL1_18_17
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5622) MOD_SEL1_16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5623) MOD_SEL1_15_14
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5624) MOD_SEL1_13
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5625) MOD_SEL1_12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5626) MOD_SEL1_11
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5627) MOD_SEL1_10
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5628) MOD_SEL1_9
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5629) 0, 0, 0, 0, /* RESERVED 8, 7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5630) MOD_SEL1_6
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5631) MOD_SEL1_5
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5632) MOD_SEL1_4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5633) MOD_SEL1_3
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5634) MOD_SEL1_2
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5635) MOD_SEL1_1
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5636) MOD_SEL1_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5637) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5638) { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5639) GROUP(1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5640) 1, 4, 4, 4, 3, 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5641) GROUP(
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5642) MOD_SEL2_31
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5643) MOD_SEL2_30
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5644) MOD_SEL2_29
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5645) MOD_SEL2_28_27
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5646) MOD_SEL2_26
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5647) MOD_SEL2_25_24_23
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5648) /* RESERVED 22 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5649) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5650) MOD_SEL2_21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5651) MOD_SEL2_20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5652) MOD_SEL2_19
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5653) MOD_SEL2_18
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5654) MOD_SEL2_17
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5655) /* RESERVED 16 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5656) 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5657) /* RESERVED 15, 14, 13, 12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5658) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5659) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5660) /* RESERVED 11, 10, 9, 8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5661) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5662) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5663) /* RESERVED 7, 6, 5, 4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5664) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5665) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5666) /* RESERVED 3, 2, 1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5667) 0, 0, 0, 0, 0, 0, 0, 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5668) MOD_SEL2_0 ))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5669) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5670) { },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5671) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5672)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5673) static const struct pinmux_drive_reg pinmux_drive_regs[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5674) { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5675) { PIN_QSPI0_SPCLK, 28, 2 }, /* QSPI0_SPCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5676) { PIN_QSPI0_MOSI_IO0, 24, 2 }, /* QSPI0_MOSI_IO0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5677) { PIN_QSPI0_MISO_IO1, 20, 2 }, /* QSPI0_MISO_IO1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5678) { PIN_QSPI0_IO2, 16, 2 }, /* QSPI0_IO2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5679) { PIN_QSPI0_IO3, 12, 2 }, /* QSPI0_IO3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5680) { PIN_QSPI0_SSL, 8, 2 }, /* QSPI0_SSL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5681) { PIN_QSPI1_SPCLK, 4, 2 }, /* QSPI1_SPCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5682) { PIN_QSPI1_MOSI_IO0, 0, 2 }, /* QSPI1_MOSI_IO0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5683) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5684) { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5685) { PIN_QSPI1_MISO_IO1, 28, 2 }, /* QSPI1_MISO_IO1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5686) { PIN_QSPI1_IO2, 24, 2 }, /* QSPI1_IO2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5687) { PIN_QSPI1_IO3, 20, 2 }, /* QSPI1_IO3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5688) { PIN_QSPI1_SSL, 16, 2 }, /* QSPI1_SSL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5689) { PIN_RPC_INT_N, 12, 2 }, /* RPC_INT# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5690) { PIN_RPC_WP_N, 8, 2 }, /* RPC_WP# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5691) { PIN_RPC_RESET_N, 4, 2 }, /* RPC_RESET# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5692) { PIN_AVB_RX_CTL, 0, 3 }, /* AVB_RX_CTL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5693) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5694) { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5695) { PIN_AVB_RXC, 28, 3 }, /* AVB_RXC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5696) { PIN_AVB_RD0, 24, 3 }, /* AVB_RD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5697) { PIN_AVB_RD1, 20, 3 }, /* AVB_RD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5698) { PIN_AVB_RD2, 16, 3 }, /* AVB_RD2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5699) { PIN_AVB_RD3, 12, 3 }, /* AVB_RD3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5700) { PIN_AVB_TX_CTL, 8, 3 }, /* AVB_TX_CTL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5701) { PIN_AVB_TXC, 4, 3 }, /* AVB_TXC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5702) { PIN_AVB_TD0, 0, 3 }, /* AVB_TD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5703) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5704) { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5705) { PIN_AVB_TD1, 28, 3 }, /* AVB_TD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5706) { PIN_AVB_TD2, 24, 3 }, /* AVB_TD2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5707) { PIN_AVB_TD3, 20, 3 }, /* AVB_TD3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5708) { PIN_AVB_TXCREFCLK, 16, 3 }, /* AVB_TXCREFCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5709) { PIN_AVB_MDIO, 12, 3 }, /* AVB_MDIO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5710) { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5711) { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5712) { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5713) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5714) { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5715) { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5716) { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5717) { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5718) { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5719) { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5720) { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5721) { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5722) { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5723) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5724) { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5725) { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5726) { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5727) { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5728) { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5729) { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5730) { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5731) { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5732) { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5733) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5734) { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5735) { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5736) { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5737) { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5738) { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5739) { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5740) { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5741) { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5742) { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5743) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5744) { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5745) { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5746) { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5747) { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5748) { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5749) { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5750) { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5751) { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5752) { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5753) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5754) { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5755) { RCAR_GP_PIN(1, 28), 28, 3 }, /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5756) { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5757) { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5758) { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5759) { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5760) { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5761) { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5762) { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5763) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5764) { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5765) { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5766) { PIN_PRESETOUT_N, 24, 3 }, /* PRESETOUT# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5767) { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5768) { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5769) { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5770) { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5771) { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5772) { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5773) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5774) { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5775) { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5776) { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5777) { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5778) { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5779) { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5780) { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5781) { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5782) { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5783) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5784) { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5785) { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5786) { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5787) { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5788) { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5789) { RCAR_GP_PIN(7, 2), 12, 3 }, /* GP7_02 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5790) { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5791) { PIN_DU_DOTCLKIN0, 4, 2 }, /* DU_DOTCLKIN0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5792) { PIN_DU_DOTCLKIN1, 0, 2 }, /* DU_DOTCLKIN1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5793) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5794) { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5795) #ifdef CONFIG_PINCTRL_PFC_R8A77951
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5796) { PIN_DU_DOTCLKIN2, 28, 2 }, /* DU_DOTCLKIN2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5797) #endif
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5798) { PIN_DU_DOTCLKIN3, 24, 2 }, /* DU_DOTCLKIN3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5799) { PIN_FSCLKST_N, 20, 2 }, /* FSCLKST# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5800) { PIN_TMS, 4, 2 }, /* TMS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5801) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5802) { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5803) { PIN_TDO, 28, 2 }, /* TDO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5804) { PIN_ASEBRK, 24, 2 }, /* ASEBRK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5805) { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5806) { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5807) { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5808) { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5809) { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5810) { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5811) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5812) { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5813) { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5814) { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5815) { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5816) { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5817) { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5818) { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5819) { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5820) { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5821) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5822) { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5823) { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5824) { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5825) { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5826) { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5827) { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5828) { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5829) { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5830) { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5831) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5832) { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5833) { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5834) { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5835) { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5836) { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5837) { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5838) { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5839) { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5840) { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5841) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5842) { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5843) { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5844) { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5845) { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5846) { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5847) { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5848) { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5849) { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5850) { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5851) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5852) { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5853) { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5854) { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5855) { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5856) { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5857) { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5858) { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5859) { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5860) { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5861) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5862) { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5863) { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5864) { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5865) { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5866) { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5867) { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5868) { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5869) { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5870) { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5871) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5872) { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5873) { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5874) { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5875) { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5876) { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5877) { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5878) { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5879) { PIN_MLB_REF, 4, 3 }, /* MLB_REF */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5880) { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5881) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5882) { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5883) { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5884) { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5885) { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5886) { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5887) { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5888) { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5889) { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5890) { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5891) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5892) { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5893) { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5894) { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5895) { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5896) { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5897) { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5898) { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5899) { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5900) { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5901) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5902) { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5903) { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5904) { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5905) { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5906) { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5907) { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5908) { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5909) { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5910) { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5911) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5912) { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5913) { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5914) { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5915) { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5916) { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5917) { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5918) { RCAR_GP_PIN(6, 30), 8, 3 }, /* GP6_30/USB2_CH3_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5919) { RCAR_GP_PIN(6, 31), 4, 3 }, /* GP6_31/USB2_CH3_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5920) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5921) { },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5922) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5923)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5924) enum ioctrl_regs {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5925) POCCTRL,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5926) TDSELCTRL,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5927) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5928)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5929) static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5930) [POCCTRL] = { 0xe6060380, },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5931) [TDSELCTRL] = { 0xe60603c0, },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5932) { /* sentinel */ },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5933) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5934)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5935) static int r8a77951_pin_to_pocctrl(struct sh_pfc *pfc,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5936) unsigned int pin, u32 *pocctrl)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5937) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5938) int bit = -EINVAL;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5939)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5940) *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5941)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5942) if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5943) bit = pin & 0x1f;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5944)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5945) if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5946) bit = (pin & 0x1f) + 12;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5947)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5948) return bit;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5949) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5950)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5951) static const struct pinmux_bias_reg pinmux_bias_regs[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5952) { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5953) [ 0] = PIN_QSPI0_SPCLK, /* QSPI0_SPCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5954) [ 1] = PIN_QSPI0_MOSI_IO0, /* QSPI0_MOSI_IO0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5955) [ 2] = PIN_QSPI0_MISO_IO1, /* QSPI0_MISO_IO1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5956) [ 3] = PIN_QSPI0_IO2, /* QSPI0_IO2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5957) [ 4] = PIN_QSPI0_IO3, /* QSPI0_IO3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5958) [ 5] = PIN_QSPI0_SSL, /* QSPI0_SSL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5959) [ 6] = PIN_QSPI1_SPCLK, /* QSPI1_SPCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5960) [ 7] = PIN_QSPI1_MOSI_IO0, /* QSPI1_MOSI_IO0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5961) [ 8] = PIN_QSPI1_MISO_IO1, /* QSPI1_MISO_IO1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5962) [ 9] = PIN_QSPI1_IO2, /* QSPI1_IO2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5963) [10] = PIN_QSPI1_IO3, /* QSPI1_IO3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5964) [11] = PIN_QSPI1_SSL, /* QSPI1_SSL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5965) [12] = PIN_RPC_INT_N, /* RPC_INT# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5966) [13] = PIN_RPC_WP_N, /* RPC_WP# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5967) [14] = PIN_RPC_RESET_N, /* RPC_RESET# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5968) [15] = PIN_AVB_RX_CTL, /* AVB_RX_CTL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5969) [16] = PIN_AVB_RXC, /* AVB_RXC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5970) [17] = PIN_AVB_RD0, /* AVB_RD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5971) [18] = PIN_AVB_RD1, /* AVB_RD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5972) [19] = PIN_AVB_RD2, /* AVB_RD2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5973) [20] = PIN_AVB_RD3, /* AVB_RD3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5974) [21] = PIN_AVB_TX_CTL, /* AVB_TX_CTL */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5975) [22] = PIN_AVB_TXC, /* AVB_TXC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5976) [23] = PIN_AVB_TD0, /* AVB_TD0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5977) [24] = PIN_AVB_TD1, /* AVB_TD1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5978) [25] = PIN_AVB_TD2, /* AVB_TD2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5979) [26] = PIN_AVB_TD3, /* AVB_TD3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5980) [27] = PIN_AVB_TXCREFCLK, /* AVB_TXCREFCLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5981) [28] = PIN_AVB_MDIO, /* AVB_MDIO */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5982) [29] = RCAR_GP_PIN(2, 9), /* AVB_MDC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5983) [30] = RCAR_GP_PIN(2, 10), /* AVB_MAGIC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5984) [31] = RCAR_GP_PIN(2, 11), /* AVB_PHY_INT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5985) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5986) { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5987) [ 0] = RCAR_GP_PIN(2, 12), /* AVB_LINK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5988) [ 1] = RCAR_GP_PIN(2, 13), /* AVB_AVTP_MATCH_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5989) [ 2] = RCAR_GP_PIN(2, 14), /* AVB_AVTP_CAPTURE_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5990) [ 3] = RCAR_GP_PIN(2, 0), /* IRQ0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5991) [ 4] = RCAR_GP_PIN(2, 1), /* IRQ1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5992) [ 5] = RCAR_GP_PIN(2, 2), /* IRQ2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5993) [ 6] = RCAR_GP_PIN(2, 3), /* IRQ3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5994) [ 7] = RCAR_GP_PIN(2, 4), /* IRQ4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5995) [ 8] = RCAR_GP_PIN(2, 5), /* IRQ5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5996) [ 9] = RCAR_GP_PIN(2, 6), /* PWM0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5997) [10] = RCAR_GP_PIN(2, 7), /* PWM1_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5998) [11] = RCAR_GP_PIN(2, 8), /* PWM2_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5999) [12] = RCAR_GP_PIN(1, 0), /* A0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6000) [13] = RCAR_GP_PIN(1, 1), /* A1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6001) [14] = RCAR_GP_PIN(1, 2), /* A2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6002) [15] = RCAR_GP_PIN(1, 3), /* A3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6003) [16] = RCAR_GP_PIN(1, 4), /* A4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6004) [17] = RCAR_GP_PIN(1, 5), /* A5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6005) [18] = RCAR_GP_PIN(1, 6), /* A6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6006) [19] = RCAR_GP_PIN(1, 7), /* A7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6007) [20] = RCAR_GP_PIN(1, 8), /* A8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6008) [21] = RCAR_GP_PIN(1, 9), /* A9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6009) [22] = RCAR_GP_PIN(1, 10), /* A10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6010) [23] = RCAR_GP_PIN(1, 11), /* A11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6011) [24] = RCAR_GP_PIN(1, 12), /* A12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6012) [25] = RCAR_GP_PIN(1, 13), /* A13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6013) [26] = RCAR_GP_PIN(1, 14), /* A14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6014) [27] = RCAR_GP_PIN(1, 15), /* A15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6015) [28] = RCAR_GP_PIN(1, 16), /* A16 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6016) [29] = RCAR_GP_PIN(1, 17), /* A17 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6017) [30] = RCAR_GP_PIN(1, 18), /* A18 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6018) [31] = RCAR_GP_PIN(1, 19), /* A19 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6019) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6020) { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6021) [ 0] = RCAR_GP_PIN(1, 28), /* CLKOUT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6022) [ 1] = RCAR_GP_PIN(1, 20), /* CS0_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6023) [ 2] = RCAR_GP_PIN(1, 21), /* CS1_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6024) [ 3] = RCAR_GP_PIN(1, 22), /* BS_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6025) [ 4] = RCAR_GP_PIN(1, 23), /* RD_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6026) [ 5] = RCAR_GP_PIN(1, 24), /* RD_WR_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6027) [ 6] = RCAR_GP_PIN(1, 25), /* WE0_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6028) [ 7] = RCAR_GP_PIN(1, 26), /* WE1_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6029) [ 8] = RCAR_GP_PIN(1, 27), /* EX_WAIT0_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6030) [ 9] = PIN_PRESETOUT_N, /* PRESETOUT# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6031) [10] = RCAR_GP_PIN(0, 0), /* D0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6032) [11] = RCAR_GP_PIN(0, 1), /* D1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6033) [12] = RCAR_GP_PIN(0, 2), /* D2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6034) [13] = RCAR_GP_PIN(0, 3), /* D3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6035) [14] = RCAR_GP_PIN(0, 4), /* D4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6036) [15] = RCAR_GP_PIN(0, 5), /* D5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6037) [16] = RCAR_GP_PIN(0, 6), /* D6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6038) [17] = RCAR_GP_PIN(0, 7), /* D7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6039) [18] = RCAR_GP_PIN(0, 8), /* D8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6040) [19] = RCAR_GP_PIN(0, 9), /* D9 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6041) [20] = RCAR_GP_PIN(0, 10), /* D10 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6042) [21] = RCAR_GP_PIN(0, 11), /* D11 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6043) [22] = RCAR_GP_PIN(0, 12), /* D12 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6044) [23] = RCAR_GP_PIN(0, 13), /* D13 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6045) [24] = RCAR_GP_PIN(0, 14), /* D14 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6046) [25] = RCAR_GP_PIN(0, 15), /* D15 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6047) [26] = RCAR_GP_PIN(7, 0), /* AVS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6048) [27] = RCAR_GP_PIN(7, 1), /* AVS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6049) [28] = RCAR_GP_PIN(7, 2), /* GP7_02 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6050) [29] = RCAR_GP_PIN(7, 3), /* GP7_03 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6051) [30] = PIN_DU_DOTCLKIN0, /* DU_DOTCLKIN0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6052) [31] = PIN_DU_DOTCLKIN1, /* DU_DOTCLKIN1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6053) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6054) { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6055) [ 0] = PIN_DU_DOTCLKIN2, /* DU_DOTCLKIN2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6056) [ 1] = PIN_DU_DOTCLKIN3, /* DU_DOTCLKIN3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6057) [ 2] = PIN_FSCLKST_N, /* FSCLKST# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6058) [ 3] = PIN_EXTALR, /* EXTALR*/
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6059) [ 4] = PIN_TRST_N, /* TRST# */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6060) [ 5] = PIN_TCK, /* TCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6061) [ 6] = PIN_TMS, /* TMS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6062) [ 7] = PIN_TDI, /* TDI */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6063) [ 8] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6064) [ 9] = PIN_ASEBRK, /* ASEBRK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6065) [10] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6066) [11] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6067) [12] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6068) [13] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6069) [14] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6070) [15] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6071) [16] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6072) [17] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6073) [18] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6074) [19] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6075) [20] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6076) [21] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6077) [22] = RCAR_GP_PIN(4, 0), /* SD2_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6078) [23] = RCAR_GP_PIN(4, 1), /* SD2_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6079) [24] = RCAR_GP_PIN(4, 2), /* SD2_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6080) [25] = RCAR_GP_PIN(4, 3), /* SD2_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6081) [26] = RCAR_GP_PIN(4, 4), /* SD2_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6082) [27] = RCAR_GP_PIN(4, 5), /* SD2_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6083) [28] = RCAR_GP_PIN(4, 6), /* SD2_DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6084) [29] = RCAR_GP_PIN(4, 7), /* SD3_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6085) [30] = RCAR_GP_PIN(4, 8), /* SD3_CMD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6086) [31] = RCAR_GP_PIN(4, 9), /* SD3_DAT0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6087) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6088) { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6089) [ 0] = RCAR_GP_PIN(4, 10), /* SD3_DAT1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6090) [ 1] = RCAR_GP_PIN(4, 11), /* SD3_DAT2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6091) [ 2] = RCAR_GP_PIN(4, 12), /* SD3_DAT3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6092) [ 3] = RCAR_GP_PIN(4, 13), /* SD3_DAT4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6093) [ 4] = RCAR_GP_PIN(4, 14), /* SD3_DAT5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6094) [ 5] = RCAR_GP_PIN(4, 15), /* SD3_DAT6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6095) [ 6] = RCAR_GP_PIN(4, 16), /* SD3_DAT7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6096) [ 7] = RCAR_GP_PIN(4, 17), /* SD3_DS */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6097) [ 8] = RCAR_GP_PIN(3, 12), /* SD0_CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6098) [ 9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6099) [10] = RCAR_GP_PIN(3, 14), /* SD1_CD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6100) [11] = RCAR_GP_PIN(3, 15), /* SD1_WP */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6101) [12] = RCAR_GP_PIN(5, 0), /* SCK0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6102) [13] = RCAR_GP_PIN(5, 1), /* RX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6103) [14] = RCAR_GP_PIN(5, 2), /* TX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6104) [15] = RCAR_GP_PIN(5, 3), /* CTS0_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6105) [16] = RCAR_GP_PIN(5, 4), /* RTS0_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6106) [17] = RCAR_GP_PIN(5, 5), /* RX1_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6107) [18] = RCAR_GP_PIN(5, 6), /* TX1_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6108) [19] = RCAR_GP_PIN(5, 7), /* CTS1_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6109) [20] = RCAR_GP_PIN(5, 8), /* RTS1_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6110) [21] = RCAR_GP_PIN(5, 9), /* SCK2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6111) [22] = RCAR_GP_PIN(5, 10), /* TX2_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6112) [23] = RCAR_GP_PIN(5, 11), /* RX2_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6113) [24] = RCAR_GP_PIN(5, 12), /* HSCK0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6114) [25] = RCAR_GP_PIN(5, 13), /* HRX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6115) [26] = RCAR_GP_PIN(5, 14), /* HTX0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6116) [27] = RCAR_GP_PIN(5, 15), /* HCTS0_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6117) [28] = RCAR_GP_PIN(5, 16), /* HRTS0_N */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6118) [29] = RCAR_GP_PIN(5, 17), /* MSIOF0_SCK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6119) [30] = RCAR_GP_PIN(5, 18), /* MSIOF0_SYNC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6120) [31] = RCAR_GP_PIN(5, 19), /* MSIOF0_SS1 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6121) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6122) { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6123) [ 0] = RCAR_GP_PIN(5, 20), /* MSIOF0_TXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6124) [ 1] = RCAR_GP_PIN(5, 21), /* MSIOF0_SS2 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6125) [ 2] = RCAR_GP_PIN(5, 22), /* MSIOF0_RXD */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6126) [ 3] = RCAR_GP_PIN(5, 23), /* MLB_CLK */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6127) [ 4] = RCAR_GP_PIN(5, 24), /* MLB_SIG */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6128) [ 5] = RCAR_GP_PIN(5, 25), /* MLB_DAT */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6129) [ 6] = PIN_MLB_REF, /* MLB_REF */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6130) [ 7] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6131) [ 8] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6132) [ 9] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6133) [10] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6134) [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6135) [12] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6136) [13] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6137) [14] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6138) [15] = RCAR_GP_PIN(6, 8), /* SSI_SCK4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6139) [16] = RCAR_GP_PIN(6, 9), /* SSI_WS4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6140) [17] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6141) [18] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6142) [19] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6143) [20] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6144) [21] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6145) [22] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6146) [23] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6147) [24] = RCAR_GP_PIN(6, 17), /* SSI_SCK78 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6148) [25] = RCAR_GP_PIN(6, 18), /* SSI_WS78 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6149) [26] = RCAR_GP_PIN(6, 19), /* SSI_SDATA7 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6150) [27] = RCAR_GP_PIN(6, 20), /* SSI_SDATA8 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6151) [28] = RCAR_GP_PIN(6, 21), /* SSI_SDATA9_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6152) [29] = RCAR_GP_PIN(6, 22), /* AUDIO_CLKA_A */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6153) [30] = RCAR_GP_PIN(6, 23), /* AUDIO_CLKB_B */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6154) [31] = RCAR_GP_PIN(6, 24), /* USB0_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6155) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6156) { PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6157) [ 0] = RCAR_GP_PIN(6, 25), /* USB0_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6158) [ 1] = RCAR_GP_PIN(6, 26), /* USB1_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6159) [ 2] = RCAR_GP_PIN(6, 27), /* USB1_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6160) [ 3] = RCAR_GP_PIN(6, 28), /* USB30_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6161) [ 4] = RCAR_GP_PIN(6, 29), /* USB30_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6162) [ 5] = RCAR_GP_PIN(6, 30), /* USB2_CH3_PWEN */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6163) [ 6] = RCAR_GP_PIN(6, 31), /* USB2_CH3_OVC */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6164) [ 7] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6165) [ 8] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6166) [ 9] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6167) [10] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6168) [11] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6169) [12] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6170) [13] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6171) [14] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6172) [15] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6173) [16] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6174) [17] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6175) [18] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6176) [19] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6177) [20] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6178) [21] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6179) [22] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6180) [23] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6181) [24] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6182) [25] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6183) [26] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6184) [27] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6185) [28] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6186) [29] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6187) [30] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6188) [31] = SH_PFC_PIN_NONE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6189) } },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6190) { /* sentinel */ },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6191) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6192)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6193) static unsigned int r8a77951_pinmux_get_bias(struct sh_pfc *pfc,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6194) unsigned int pin)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6195) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6196) const struct pinmux_bias_reg *reg;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6197) unsigned int bit;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6198)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6199) reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6200) if (!reg)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6201) return PIN_CONFIG_BIAS_DISABLE;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6202)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6203) if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6204) return PIN_CONFIG_BIAS_DISABLE;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6205) else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6206) return PIN_CONFIG_BIAS_PULL_UP;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6207) else
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6208) return PIN_CONFIG_BIAS_PULL_DOWN;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6209) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6210)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6211) static void r8a77951_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6212) unsigned int bias)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6213) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6214) const struct pinmux_bias_reg *reg;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6215) u32 enable, updown;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6216) unsigned int bit;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6217)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6218) reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6219) if (!reg)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6220) return;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6221)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6222) enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6223) if (bias != PIN_CONFIG_BIAS_DISABLE)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6224) enable |= BIT(bit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6225)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6226) updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6227) if (bias == PIN_CONFIG_BIAS_PULL_UP)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6228) updown |= BIT(bit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6229)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6230) sh_pfc_write(pfc, reg->pud, updown);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6231) sh_pfc_write(pfc, reg->puen, enable);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6232) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6233)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6234) static const struct sh_pfc_soc_operations r8a77951_pinmux_ops = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6235) .pin_to_pocctrl = r8a77951_pin_to_pocctrl,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6236) .get_bias = r8a77951_pinmux_get_bias,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6237) .set_bias = r8a77951_pinmux_set_bias,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6238) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6239)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6240) #ifdef CONFIG_PINCTRL_PFC_R8A774E1
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6241) const struct sh_pfc_soc_info r8a774e1_pinmux_info = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6242) .name = "r8a774e1_pfc",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6243) .ops = &r8a77951_pinmux_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6244) .unlock_reg = 0xe6060000, /* PMMR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6245)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6246) .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6247)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6248) .pins = pinmux_pins,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6249) .nr_pins = ARRAY_SIZE(pinmux_pins),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6250) .groups = pinmux_groups.common,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6251) .nr_groups = ARRAY_SIZE(pinmux_groups.common),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6252) .functions = pinmux_functions.common,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6253) .nr_functions = ARRAY_SIZE(pinmux_functions.common),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6254)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6255) .cfg_regs = pinmux_config_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6256) .drive_regs = pinmux_drive_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6257) .bias_regs = pinmux_bias_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6258) .ioctrl_regs = pinmux_ioctrl_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6259)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6260) .pinmux_data = pinmux_data,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6261) .pinmux_data_size = ARRAY_SIZE(pinmux_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6262) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6263) #endif
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6264)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6265) #ifdef CONFIG_PINCTRL_PFC_R8A77951
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6266) const struct sh_pfc_soc_info r8a77951_pinmux_info = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6267) .name = "r8a77951_pfc",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6268) .ops = &r8a77951_pinmux_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6269) .unlock_reg = 0xe6060000, /* PMMR */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6270)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6271) .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6272)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6273) .pins = pinmux_pins,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6274) .nr_pins = ARRAY_SIZE(pinmux_pins),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6275) .groups = pinmux_groups.common,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6276) .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6277) ARRAY_SIZE(pinmux_groups.automotive),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6278) .functions = pinmux_functions.common,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6279) .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6280) ARRAY_SIZE(pinmux_functions.automotive),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6281)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6282) .cfg_regs = pinmux_config_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6283) .drive_regs = pinmux_drive_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6284) .bias_regs = pinmux_bias_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6285) .ioctrl_regs = pinmux_ioctrl_regs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6286)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6287) .pinmux_data = pinmux_data,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6288) .pinmux_data_size = ARRAY_SIZE(pinmux_data),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6289) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6290) #endif