| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| #ifndef _BCMDEVS_H |
| #define _BCMDEVS_H |
| |
| |
| #define VENDOR_EPIGRAM 0xfeda |
| #define VENDOR_BROADCOM 0x14e4 |
| #define VENDOR_3COM 0x10b7 |
| #define VENDOR_NETGEAR 0x1385 |
| #define VENDOR_DIAMOND 0x1092 |
| #define VENDOR_INTEL 0x8086 |
| #define VENDOR_DELL 0x1028 |
| #define VENDOR_HP 0x103c |
| #define VENDOR_HP_COMPAQ 0x0e11 |
| #define VENDOR_APPLE 0x106b |
| #define VENDOR_SI_IMAGE 0x1095 |
| #define VENDOR_BUFFALO 0x1154 |
| #define VENDOR_TI 0x104c |
| #define VENDOR_RICOH 0x1180 |
| #define VENDOR_JMICRON 0x197b |
| #define VENDOR_CYPRESS 0x12BE |
| |
| |
| #define VENDOR_BROADCOM_PCMCIA 0x02d0 |
| |
| |
| #define VENDOR_BROADCOM_SDIO 0x00BF |
| |
| |
| #define CY_DNGL_VID 0x04b4 |
| #define BCM_DNGL_VID 0x0a5c |
| #define BCM_DNGL_BL_PID_4328 0xbd12 |
| #define BCM_DNGL_BL_PID_4322 0xbd13 |
| #define BCM_DNGL_BL_PID_4319 0xbd16 |
| #define BCM_DNGL_BL_PID_43236 0xbd17 |
| #define BCM_DNGL_BL_PID_4332 0xbd18 |
| #define BCM_DNGL_BL_PID_4360 0xbd1d |
| #define BCM_DNGL_BL_PID_43143 0xbd1e |
| #define BCM_DNGL_BL_PID_4335 0xbd20 |
| #define BCM_DNGL_BL_PID_4350 0xbd23 |
| #define BCM_DNGL_BL_PID_4345 0xbd24 |
| #define BCM_DNGL_BL_PID_4349 0xbd25 |
| #define BCM_DNGL_BL_PID_4354 0xbd26 |
| #define BCM_DNGL_BL_PID_43569 0xbd27 |
| #define BCM_DNGL_BL_PID_4373 0xbd29 |
| |
| #define BCM_DNGL_BDC_PID 0x0bdc |
| #define BCM_DNGL_JTAG_PID 0x4a44 |
| |
| #ifdef DEPRECATED |
| #define BCM_DNGL_BL_PID_43239 0xbd1b |
| #define BCM_DNGL_BL_PID_4324 0xbd1c |
| #define BCM_DNGL_BL_PID_43242 0xbd1f |
| #define BCM_DNGL_BL_PID_43909 0xbd28 |
| #endif |
| |
| |
| #ifdef DEPRECATED |
| #define BCM4210_DEVICE_ID 0x1072 |
| #define BCM4230_DEVICE_ID 0x1086 |
| #define BCM4401_ENET_ID 0x170c |
| #define BCM3352_DEVICE_ID 0x3352 |
| #define BCM3360_DEVICE_ID 0x3360 |
| #define BCM4211_DEVICE_ID 0x4211 |
| #define BCM4231_DEVICE_ID 0x4231 |
| #define BCM4303_D11B_ID 0x4303 |
| #define BCM4311_D11G_ID 0x4311 |
| #define BCM4311_D11DUAL_ID 0x4312 |
| #define BCM4311_D11A_ID 0x4313 |
| #define BCM4328_D11DUAL_ID 0x4314 |
| #define BCM4328_D11G_ID 0x4315 |
| #define BCM4328_D11A_ID 0x4316 |
| #define BCM4318_D11A_ID 0x431a |
| #define BCM4325_D11DUAL_ID 0x431b |
| #define BCM4325_D11G_ID 0x431c |
| #define BCM4325_D11A_ID 0x431d |
| #define BCM4306_UART_ID 0x4322 |
| #define BCM4306_V90_ID 0x4323 |
| #define BCM4306_D11G_ID2 0x4325 |
| #define BCM4321_D11N_ID 0x4328 |
| #define BCM4321_D11N2G_ID 0x4329 |
| #define BCM4321_D11N5G_ID 0x432a |
| #define BCM4322_D11N_ID 0x432b |
| #define BCM4322_D11N2G_ID 0x432c |
| #define BCM4322_D11N5G_ID 0x432d |
| #define BCM4329_D11N_ID 0x432e |
| #define BCM4329_D11N2G_ID 0x432f |
| #define BCM4329_D11N5G_ID 0x4330 |
| #define BCM4314_D11N2G_ID 0x4364 |
| #define BCM43143_D11N2G_ID 0x4366 |
| #define BCM4315_D11DUAL_ID 0x4334 |
| #define BCM4315_D11G_ID 0x4335 |
| #define BCM4315_D11A_ID 0x4336 |
| #define BCM4319_D11N_ID 0x4337 |
| #define BCM4319_D11N2G_ID 0x4338 |
| #define BCM4319_D11N5G_ID 0x4339 |
| #define BCM43221_D11N2G_ID 0x4341 |
| #define BCM43222_D11N_ID 0x4350 |
| #define BCM43222_D11N2G_ID 0x4351 |
| #define BCM43222_D11N5G_ID 0x4352 |
| #define BCM43225_D11N2G_ID 0x4357 |
| #define BCM43226_D11N_ID 0x4354 |
| #define BCM43228_D11N5G_ID 0x435a |
| #define BCM43231_D11N2G_ID 0x4340 |
| #define BCM43237_D11N_ID 0x4355 |
| #define BCM43237_D11N5G_ID 0x4356 |
| #define BCM43239_D11N_ID 0x4370 |
| #define BCM4324_D11N_ID 0x4374 |
| #define BCM43242_D11N_ID 0x4367 |
| #define BCM43242_D11N2G_ID 0x4368 |
| #define BCM43242_D11N5G_ID 0x4369 |
| #define BCM4330_D11N_ID 0x4360 |
| #define BCM4330_D11N2G_ID 0x4361 |
| #define BCM4330_D11N5G_ID 0x4362 |
| #define BCM4334_D11N_ID 0x4380 |
| #define BCM4334_D11N2G_ID 0x4381 |
| #define BCM4334_D11N5G_ID 0x4382 |
| #define BCM43342_D11N_ID 0x4383 |
| #define BCM43342_D11N2G_ID 0x4384 |
| #define BCM43342_D11N5G_ID 0x4385 |
| #define BCM43341_D11N_ID 0x4386 |
| #define BCM43341_D11N2G_ID 0x4387 |
| #define BCM43341_D11N5G_ID 0x4388 |
| #define BCM4336_D11N_ID 0x4343 |
| #define BCM43362_D11N_ID 0x4363 |
| #define BCM43421_D11N_ID 0xA99D |
| #define BCM43909_D11AC_ID 0x43d0 |
| #define BCM43909_D11AC2G_ID 0x43d1 |
| #define BCM43909_D11AC5G_ID 0x43d2 |
| #endif |
| |
| #define BCM4306_D11G_ID 0x4320 |
| #define BCM4306_D11A_ID 0x4321 |
| #define BCM4306_D11DUAL_ID 0x4324 |
| #define BCM43142_D11N2G_ID 0x4365 |
| #define BCM4313_D11N2G_ID 0x4727 |
| #define BCM4318_D11G_ID 0x4318 |
| #define BCM4318_D11DUAL_ID 0x4319 |
| #define BCM43224_D11N_ID 0x4353 |
| #define BCM43224_D11N_ID_VEN1 0x0576 |
| #define BCM43227_D11N2G_ID 0x4358 |
| #define BCM43228_D11N_ID 0x4359 |
| #define BCM4331_D11N_ID 0x4331 |
| #define BCM4331_D11N2G_ID 0x4332 |
| #define BCM4331_D11N5G_ID 0x4333 |
| |
| |
| #define BCM43236_D11N_ID 0x4346 |
| #define BCM43236_D11N2G_ID 0x4347 |
| #define BCM43236_D11N5G_ID 0x4348 |
| #define BCM6362_D11N_ID 0x435f |
| #define BCM6362_D11N2G_ID 0x433f |
| #define BCM6362_D11N5G_ID 0x434f |
| #define BCM43217_D11N2G_ID 0x43a9 |
| #define BCM43131_D11N2G_ID 0x43aa |
| #define BCM4360_D11AC_ID 0x43a0 |
| #define BCM4360_D11AC2G_ID 0x43a1 |
| #define BCM4360_D11AC5G_ID 0x43a2 |
| #define BCM4345_D11AC_ID 0x43ab |
| #define BCM4345_D11AC2G_ID 0x43ac |
| #define BCM4345_D11AC5G_ID 0x43ad |
| #define BCM43455_D11AC_ID 0x43e3 |
| #define BCM43455_D11AC2G_ID 0x43e4 |
| #define BCM43455_D11AC5G_ID 0x43e5 |
| #define BCM4335_D11AC_ID 0x43ae |
| #define BCM4335_D11AC2G_ID 0x43af |
| #define BCM4335_D11AC5G_ID 0x43b0 |
| #define BCM4352_D11AC_ID 0x43b1 |
| #define BCM4352_D11AC2G_ID 0x43b2 |
| #define BCM4352_D11AC5G_ID 0x43b3 |
| #define BCM43602_D11AC_ID 0x43ba |
| #define BCM43602_D11AC2G_ID 0x43bb |
| #define BCM43602_D11AC5G_ID 0x43bc |
| #define BCM4349_D11AC_ID 0x4349 |
| #define BCM4349_D11AC2G_ID 0x43dd |
| #define BCM4349_D11AC5G_ID 0x43de |
| #define BCM53573_D11AC_ID 0x43b4 |
| #define BCM53573_D11AC2G_ID 0x43b5 |
| #define BCM53573_D11AC5G_ID 0x43b6 |
| #define BCM47189_D11AC_ID 0x43c6 |
| #define BCM47189_D11AC2G_ID 0x43c7 |
| #define BCM47189_D11AC5G_ID 0x43c8 |
| #define BCM4355_D11AC_ID 0x43dc |
| #define BCM4355_D11AC2G_ID 0x43fc |
| #define BCM4355_D11AC5G_ID 0x43fd |
| #define BCM4359_D11AC_ID 0x43ef |
| #define BCM4359_D11AC2G_ID 0x43fe |
| #define BCM4359_D11AC5G_ID 0x43ff |
| #define BCM43596_D11AC_ID 0x4415 |
| #define BCM43596_D11AC2G_ID 0x4416 |
| #define BCM43596_D11AC5G_ID 0x4417 |
| #define BCM43597_D11AC_ID 0x441c |
| #define BCM43597_D11AC2G_ID 0x441d |
| #define BCM43597_D11AC5G_ID 0x441e |
| #define BCM43012_D11N_ID 0xA804 |
| #define BCM43012_D11N2G_ID 0xA805 |
| #define BCM43012_D11N5G_ID 0xA806 |
| #define BCM43014_D11N_ID 0x4495 |
| #define BCM43014_D11N2G_ID 0x4496 |
| #define BCM43014_D11N5G_ID 0x4497 |
| |
| |
| #define BCM94313HMGBL_SSID_VEN1 0x0608 |
| #define BCM94313HMG_SSID_VEN1 0x0609 |
| #define BCM943142HM_SSID_VEN1 0x0611 |
| |
| #define BCM4350_D11AC_ID 0x43a3 |
| #define BCM4350_D11AC2G_ID 0x43a4 |
| #define BCM4350_D11AC5G_ID 0x43a5 |
| |
| #define BCM43556_D11AC_ID 0x43b7 |
| #define BCM43556_D11AC2G_ID 0x43b8 |
| #define BCM43556_D11AC5G_ID 0x43b9 |
| |
| #define BCM43558_D11AC_ID 0x43c0 |
| #define BCM43558_D11AC2G_ID 0x43c1 |
| #define BCM43558_D11AC5G_ID 0x43c2 |
| |
| #define BCM43566_D11AC_ID 0x43d3 |
| #define BCM43566_D11AC2G_ID 0x43d4 |
| #define BCM43566_D11AC5G_ID 0x43d5 |
| |
| #define BCM43568_D11AC_ID 0x43d6 |
| #define BCM43568_D11AC2G_ID 0x43d7 |
| #define BCM43568_D11AC5G_ID 0x43d8 |
| |
| #define BCM43569_D11AC_ID 0x43d9 |
| #define BCM43569_D11AC2G_ID 0x43da |
| #define BCM43569_D11AC5G_ID 0x43db |
| |
| #define BCM43570_D11AC_ID 0x43d9 |
| #define BCM43570_D11AC2G_ID 0x43da |
| #define BCM43570_D11AC5G_ID 0x43db |
| |
| #define BCM4354_D11AC_ID 0x43df |
| #define BCM4354_D11AC2G_ID 0x43e0 |
| #define BCM4354_D11AC5G_ID 0x43e1 |
| #define BCM43430_D11N2G_ID 0x43e2 |
| #define BCM43018_D11N2G_ID 0x441b |
| |
| #define BCM4347_D11AC_ID 0x440a |
| #define BCM4347_D11AC2G_ID 0x440b |
| #define BCM4347_D11AC5G_ID 0x440c |
| |
| #ifdef CHIPS_CUSTOMER_HW6 |
| #define BCM4376_D11AC_ID 0x4435 |
| #define BCM4376_D11AC2G_ID 0x4436 |
| #define BCM4376_D11AC5G_ID 0x4437 |
| |
| #define BCM4378_D11AC_ID 0x4425 |
| #define BCM4378_D11AC2G_ID 0x4426 |
| #define BCM4378_D11AC5G_ID 0x4427 |
| #endif |
| |
| #define BCM4361_D11AC_ID 0x441f |
| #define BCM4361_D11AC2G_ID 0x4420 |
| #define BCM4361_D11AC5G_ID 0x4421 |
| |
| #define BCM4362_D11AX_ID 0x4490 |
| #define BCM4362_D11AX2G_ID 0x4491 |
| #define BCM4362_D11AX5G_ID 0x4492 |
| #define BCM43751_D11AX_ID 0x4490 |
| #define BCM43751_D11AX2G_ID 0x4491 |
| #define BCM43751_D11AX5G_ID 0x4492 |
| |
| #define BCM4364_D11AC_ID 0x4464 |
| #define BCM4364_D11AC2G_ID 0x446a |
| #define BCM4364_D11AC5G_ID 0x446b |
| |
| #define BCM4365_D11AC_ID 0x43ca |
| #define BCM4365_D11AC2G_ID 0x43cb |
| #define BCM4365_D11AC5G_ID 0x43cc |
| |
| #define BCM4366_D11AC_ID 0x43c3 |
| #define BCM4366_D11AC2G_ID 0x43c4 |
| #define BCM4366_D11AC5G_ID 0x43c5 |
| |
| |
| #define BCM4369_D11AX_ID 0x4470 |
| #define BCM4369_D11AX2G_ID 0x4471 |
| #define BCM4369_D11AX5G_ID 0x4472 |
| |
| #define BCM4375_D11AX_ID 0x4475 |
| #define BCM4375_D11AX2G_ID 0x4476 |
| #define BCM4375_D11AX5G_ID 0x4477 |
| |
| #ifdef CHIPS_CUSTOMER_HW6 |
| #define BCM4377_D11AX_ID 0x4480 |
| #define BCM4377_D11AX2G_ID 0x4481 |
| #define BCM4377_D11AX5G_ID 0x4482 |
| |
| #define BCM4377_M_D11AX_ID 0x4488 |
| |
| |
| #define BCM4367_D11AC_ID 0x4422 |
| #define BCM4367_D11AC2G_ID 0x4423 |
| #define BCM4367_D11AC5G_ID 0x4424 |
| #endif |
| |
| #ifdef CHIPS_CUSTOMER_HW6 |
| #define BCM4368_D11AC_ID 0x442f |
| #define BCM4368_D11AC2G_ID 0x4430 |
| #define BCM4368_D11AC5G_ID 0x4431 |
| #define BCM4368_D11ACBT_ID 0x5f30 |
| #endif |
| |
| #define BCM43349_D11N_ID 0x43e6 |
| #define BCM43349_D11N2G_ID 0x43e7 |
| #define BCM43349_D11N5G_ID 0x43e8 |
| |
| #define BCM4358_D11AC_ID 0x43e9 |
| #define BCM4358_D11AC2G_ID 0x43ea |
| #define BCM4358_D11AC5G_ID 0x43eb |
| |
| #define BCM4356_D11AC_ID 0x43ec |
| #define BCM4356_D11AC2G_ID 0x43ed |
| #define BCM4356_D11AC5G_ID 0x43ee |
| |
| #define BCM4371_D11AC_ID 0x440d |
| #define BCM4371_D11AC2G_ID 0x440e |
| #define BCM4371_D11AC5G_ID 0x440f |
| #define BCM7271_D11AC_ID 0x4410 |
| #define BCM7271_D11AC2G_ID 0x4411 |
| #define BCM7271_D11AC5G_ID 0x4412 |
| |
| #define BCM4373_D11AC_ID 0x4418 |
| #define BCM4373_D11AC2G_ID 0x4419 |
| #define BCM4373_D11AC5G_ID 0x441a |
| |
| #define CYW55560_WLAN_ID 0xBD31 |
| #define CYW55560_BT_ID 0xBD37 |
| |
| #define BCMGPRS_UART_ID 0x4333 |
| #define BCMGPRS2_UART_ID 0x4344 |
| #define FPGA_JTAGM_ID 0x43f0 |
| #define BCM_JTAGM_ID 0x43f1 |
| #define SDIOH_FPGA_ID 0x43f2 |
| #define BCM_SDIOH_ID 0x43f3 |
| #define SDIOD_FPGA_ID 0x43f4 |
| #define SPIH_FPGA_ID 0x43f5 |
| #define BCM_SPIH_ID 0x43f6 |
| #define MIMO_FPGA_ID 0x43f8 |
| #define BCM_JTAGM2_ID 0x43f9 |
| #define SDHCI_FPGA_ID 0x43fa |
| #define BCM4402_ENET_ID 0x4402 |
| #define BCM4402_V90_ID 0x4403 |
| #define BCM4410_DEVICE_ID 0x4410 |
| #define BCM4412_DEVICE_ID 0x4412 |
| #define BCM4430_DEVICE_ID 0x4430 |
| #define BCM4432_DEVICE_ID 0x4432 |
| #define BCM4704_ENET_ID 0x4706 |
| #define BCM4710_DEVICE_ID 0x4710 |
| #define BCM47XX_AUDIO_ID 0x4711 |
| #define BCM47XX_V90_ID 0x4712 |
| #define BCM47XX_ENET_ID 0x4713 |
| #define BCM47XX_EXT_ID 0x4714 |
| #define BCM47XX_GMAC_ID 0x4715 |
| #define BCM47XX_USBH_ID 0x4716 |
| #define BCM47XX_USBD_ID 0x4717 |
| #define BCM47XX_IPSEC_ID 0x4718 |
| #define BCM47XX_ROBO_ID 0x4719 |
| #define BCM47XX_USB20H_ID 0x471a |
| #define BCM47XX_USB20D_ID 0x471b |
| #define BCM47XX_ATA100_ID 0x471d |
| #define BCM47XX_SATAXOR_ID 0x471e |
| #define BCM47XX_GIGETH_ID 0x471f |
| #ifdef DEPRECATED |
| #define BCM4712_MIPS_ID 0x4720 |
| #define BCM4716_DEVICE_ID 0x4722 |
| #endif |
| #define BCM47XX_USB30H_ID 0x472a |
| #define BCM47XX_USB30D_ID 0x472b |
| #define BCM47XX_USBHUB_ID 0x472c |
| #define BCM47XX_SMBUS_EMU_ID 0x47fe |
| #define BCM47XX_XOR_EMU_ID 0x47ff |
| #define EPI41210_DEVICE_ID 0xa0fa |
| #define EPI41230_DEVICE_ID 0xa10e |
| #define JINVANI_SDIOH_ID 0x4743 |
| #define BCM27XX_SDIOH_ID 0x2702 |
| #define PCIXX21_FLASHMEDIA_ID 0x803b |
| #define PCIXX21_SDIOH_ID 0x803c |
| #define R5C822_SDIOH_ID 0x0822 |
| #define JMICRON_SDIOH_ID 0x2381 |
| |
| #define BCM43452_D11AC_ID 0x47ab |
| #define BCM43452_D11AC2G_ID 0x47ac |
| #define BCM43452_D11AC5G_ID 0x47ad |
| |
| |
| #ifdef DEPRECATED |
| #define BCM4306_CHIP_ID 0x4306 |
| #define BCM4311_CHIP_ID 0x4311 |
| #define BCM43111_CHIP_ID 43111 |
| #define BCM43112_CHIP_ID 43112 |
| #define BCM4312_CHIP_ID 0x4312 |
| #define BCM4314_CHIP_ID 0x4314 |
| #define BCM43142_CHIP_ID 43142 |
| #define BCM43143_CHIP_ID 43143 |
| #define BCM4313_CHIP_ID 0x4313 |
| #define BCM4315_CHIP_ID 0x4315 |
| #define BCM4318_CHIP_ID 0x4318 |
| #define BCM4319_CHIP_ID 0x4319 |
| #define BCM4320_CHIP_ID 0x4320 |
| #define BCM4321_CHIP_ID 0x4321 |
| #define BCM4322_CHIP_ID 0x4322 |
| #define BCM43221_CHIP_ID 43221 |
| #define BCM43222_CHIP_ID 43222 |
| #define BCM43224_CHIP_ID 43224 |
| #define BCM43225_CHIP_ID 43225 |
| #define BCM43226_CHIP_ID 43226 |
| #define BCM43227_CHIP_ID 43227 |
| #define BCM43228_CHIP_ID 43228 |
| #define BCM43231_CHIP_ID 43231 |
| #define BCM43237_CHIP_ID 43237 |
| #define BCM43239_CHIP_ID 43239 |
| #define BCM4324_CHIP_ID 0x4324 |
| #define BCM43242_CHIP_ID 43242 |
| #define BCM43243_CHIP_ID 43243 |
| #define BCM4325_CHIP_ID 0x4325 |
| #define BCM4328_CHIP_ID 0x4328 |
| #define BCM4329_CHIP_ID 0x4329 |
| #define BCM4331_CHIP_ID 0x4331 |
| #define BCM4334_CHIP_ID 0x4334 |
| #define BCM43349_CHIP_ID 43349 |
| #define BCM43340_CHIP_ID 43340 |
| #define BCM43341_CHIP_ID 43341 |
| #define BCM43342_CHIP_ID 43342 |
| #define BCM4342_CHIP_ID 4342 |
| #define BCM43420_CHIP_ID 43420 |
| #define BCM43421_CHIP_ID 43421 |
| #define BCM43431_CHIP_ID 43431 |
| #define BCM43909_CHIP_ID 0xab85 |
| #define BCM4712_CHIP_ID 0x4712 |
| #define BCM4716_CHIP_ID 0x4716 |
| #define BCM4748_CHIP_ID 0x4748 |
| #endif |
| |
| |
| #define BCM47162_CHIP_ID 47162 |
| #define BCM5354_CHIP_ID 0x5354 |
| |
| |
| #define BCM43217_CHIP_ID 43217 |
| #define BCM43131_CHIP_ID 43131 |
| #define BCM43234_CHIP_ID 43234 |
| #define BCM43235_CHIP_ID 43235 |
| #define BCM43236_CHIP_ID 43236 |
| #define BCM43238_CHIP_ID 43238 |
| #define BCM43428_CHIP_ID 43428 |
| #define BCM43460_CHIP_ID 43460 |
| #define BCM43465_CHIP_ID 43465 |
| #define BCM43525_CHIP_ID 43525 |
| #define BCM47452_CHIP_ID 47452 |
| #define BCM6362_CHIP_ID 0x6362 |
| #define BCM4335_CHIP_ID 0x4335 |
| #define BCM4339_CHIP_ID 0x4339 |
| #define BCM4360_CHIP_ID 0x4360 |
| #define BCM4364_CHIP_ID 0x4364 |
| #define BCM4352_CHIP_ID 0x4352 |
| #define BCM43526_CHIP_ID 0xAA06 |
| #define BCM4350_CHIP_ID 0x4350 |
| #define BCM4354_CHIP_ID 0x4354 |
| #define BCM4356_CHIP_ID 0x4356 |
| #define BCM4371_CHIP_ID 0x4371 |
| #define BCM43556_CHIP_ID 0xAA24 |
| #define BCM43558_CHIP_ID 0xAA26 |
| #define BCM43562_CHIP_ID 0xAA2A |
| #define BCM43566_CHIP_ID 0xAA2E |
| #define BCM43567_CHIP_ID 0xAA2F |
| #define BCM43568_CHIP_ID 0xAA30 |
| #define BCM43569_CHIP_ID 0xAA31 |
| #define BCM43570_CHIP_ID 0xAA32 |
| #define BCM4358_CHIP_ID 0x4358 |
| #define BCM43012_CHIP_ID 0xA804 |
| #define BCM43014_CHIP_ID 0xA806 |
| #define BCM4369_CHIP_ID 0x4369 |
| |
| #define BCM4350_CHIP(chipid) ((CHIPID(chipid) == BCM4350_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4354_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43556_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43558_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43566_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43567_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43568_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43569_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43570_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4358_CHIP_ID)) |
| |
| #define BCM4345_CHIP_ID 0x4345 |
| #define BCM43454_CHIP_ID 43454 |
| #define BCM43455_CHIP_ID 43455 |
| #define BCM43457_CHIP_ID 43457 |
| #define BCM43458_CHIP_ID 43458 |
| |
| #define BCM4345_CHIP(chipid) (CHIPID(chipid) == BCM4345_CHIP_ID || \ |
| <------><------><------><------> CHIPID(chipid) == BCM43454_CHIP_ID || \ |
| <------><------><------><------> CHIPID(chipid) == BCM43455_CHIP_ID || \ |
| <------><------><------><------> CHIPID(chipid) == BCM43457_CHIP_ID || \ |
| <------><------><------><------> CHIPID(chipid) == BCM43458_CHIP_ID) |
| |
| #define CASE_BCM4345_CHIP case BCM4345_CHIP_ID: \ |
| <------><------><------><------>case BCM43454_CHIP_ID: \ |
| <------><------><------><------>case BCM43455_CHIP_ID: \ |
| <------><------><------><------>case BCM43457_CHIP_ID: \ |
| <------><------><------><------>case BCM43458_CHIP_ID |
| |
| #define BCM43430_CHIP_ID 43430 |
| #define BCM43018_CHIP_ID 43018 |
| #define BCM4349_CHIP_ID 0x4349 |
| #define BCM4355_CHIP_ID 0x4355 |
| #define BCM4359_CHIP_ID 0x4359 |
| #define BCM4349_CHIP(chipid) ((CHIPID(chipid) == BCM4349_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4355_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4359_CHIP_ID)) |
| |
| #define BCM4355_CHIP(chipid) (CHIPID(chipid) == BCM4355_CHIP_ID) |
| |
| #define BCM4349_CHIP_GRPID BCM4349_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4355_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4359_CHIP_ID |
| #define BCM43596_CHIP_ID 43596 |
| |
| #ifdef CHIPS_CUSTOMER_HW6 |
| #define BCM4368_CHIP_ID 0x4368 |
| #define BCM4368_CHIP(chipid) (CHIPID(chipid) == BCM4368_CHIP_ID) |
| #define BCM4368_CHIP_GRPID BCM4367_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4368_CHIP_ID |
| #endif |
| |
| #define BCM4347_CHIP_ID 0x4347 |
| #define BCM4357_CHIP_ID 0x4357 |
| #define BCM4361_CHIP_ID 0x4361 |
| #define BCM4369_CHIP_ID 0x4369 |
| #define BCM4373_CHIP_ID 0x4373 |
| #define BCM4375_CHIP_ID 0x4375 |
| #define BCM4377_CHIP_ID 0x4377 |
| #define BCM4362_CHIP_ID 0x4362 |
| #define BCM43751_CHIP_ID 0xAAE7 |
| #ifdef CHIPS_CUSTOMER_HW6 |
| #define BCM4369_CHIP_ID 0x4369 |
| #define BCM4375_CHIP_ID 0x4375 |
| #define BCM4376_CHIP_ID 0x4376 |
| #define BCM4377_CHIP_ID 0x4377 |
| #define BCM4378_CHIP_ID 0x4378 |
| #define BCM4387_CHIP_ID 0x4387 |
| #endif |
| |
| #define CYW55500_CHIP_ID 0xD8CC |
| #define CYW55560_CHIP_ID 0xD908 |
| |
| #define BCM4347_CHIP(chipid) ((CHIPID(chipid) == BCM4347_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4357_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4361_CHIP_ID)) |
| #define BCM4347_CHIP_GRPID BCM4347_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4357_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4361_CHIP_ID |
| |
| #define BCM4369_CHIP(chipid) ((CHIPID(chipid) == BCM4369_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4377_CHIP_ID)) |
| #define BCM4369_CHIP_GRPID BCM4369_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4377_CHIP_ID |
| |
| #define BCM4362_CHIP(chipid) (CHIPID(chipid) == BCM4362_CHIP_ID) |
| #define BCM4362_CHIP_GRPID BCM4362_CHIP_ID |
| |
| #ifdef CHIPS_CUSTOMER_HW6 |
| #define BCM4378_CHIP(chipid) ((CHIPID(chipid) == BCM4378_CHIP_ID) || \ |
| <------><------><------><------><------>(CHIPID(chipid) == BCM4376_CHIP_ID)) |
| #define BCM4378_CHIP_GRPID BCM4378_CHIP_ID: \ |
| <------><------><------><------><------>case BCM4376_CHIP_ID |
| |
| |
| #define BCM4367_CHIP_ID 0x4367 |
| #define CASE_BCM4367_CHIP case BCM4367_CHIP_ID |
| #define BCM4367_CHIP(chipid) (CHIPID(chipid) == BCM4367_CHIP_ID) |
| |
| #define BCM4387_CHIP(chipid) (CHIPID(chipid) == BCM4387_CHIP_ID) |
| #define BCM4387_CHIP_GRPID BCM4387_CHIP_ID |
| #endif |
| |
| #define BCM4365_CHIP_ID 0x4365 |
| #define BCM4366_CHIP_ID 0x4366 |
| #define BCM43664_CHIP_ID 43664 |
| #define BCM43666_CHIP_ID 43666 |
| #define BCM4365_CHIP(chipid) ((CHIPID(chipid) == BCM4365_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM4366_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43664_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43666_CHIP_ID)) |
| #define CASE_BCM4365_CHIP case BCM4365_CHIP_ID: \ |
| <------><------><------><------>case BCM4366_CHIP_ID: \ |
| <------><------><------><------>case BCM43664_CHIP_ID: \ |
| <------><------><------><------>case BCM43666_CHIP_ID |
| |
| #define BCM43602_CHIP_ID 0xaa52 |
| #define BCM43462_CHIP_ID 0xa9c6 |
| #define BCM43522_CHIP_ID 0xaa02 |
| #define BCM43602_CHIP(chipid) ((CHIPID(chipid) == BCM43602_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43462_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM43522_CHIP_ID)) |
| #define BCM43012_CHIP(chipid) (CHIPID(chipid) == BCM43012_CHIP_ID) |
| #define CASE_BCM43602_CHIP case BCM43602_CHIP_ID: \ |
| <------><------><------><------>case BCM43462_CHIP_ID: \ |
| <------><------><------><------>case BCM43522_CHIP_ID |
| |
| #define BCM4402_CHIP_ID 0x4402 |
| #define BCM4704_CHIP_ID 0x4704 |
| #define BCM4707_CHIP_ID 53010 |
| #define BCM47094_CHIP_ID 53030 |
| #define BCM53018_CHIP_ID 53018 |
| #define BCM4707_CHIP(chipid) (((chipid) == BCM4707_CHIP_ID) || \ |
| <------><------><------><------>((chipid) == BCM53018_CHIP_ID) || \ |
| <------><------><------><------>((chipid) == BCM47094_CHIP_ID)) |
| #define BCM4710_CHIP_ID 0x4710 |
| #define BCM4785_CHIP_ID 0x4785 |
| #define BCM5350_CHIP_ID 0x5350 |
| #define BCM5352_CHIP_ID 0x5352 |
| #define BCM5365_CHIP_ID 0x5365 |
| #define BCM53573_CHIP_ID 53573 |
| #define BCM53574_CHIP_ID 53574 |
| #define BCM53573_CHIP(chipid) ((CHIPID(chipid) == BCM53573_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM53574_CHIP_ID) || \ |
| <------><------><------><------>(CHIPID(chipid) == BCM47452_CHIP_ID)) |
| #define BCM53573_CHIP_GRPID BCM53573_CHIP_ID : \ |
| <------><------><------><------>case BCM53574_CHIP_ID : \ |
| <------><------><------><------>case BCM47452_CHIP_ID |
| #define BCM53573_DEVICE(devid) (((devid) == BCM53573_D11AC_ID) || \ |
| <------><------><------><------>((devid) == BCM53573_D11AC2G_ID) || \ |
| <------><------><------><------>((devid) == BCM53573_D11AC5G_ID) || \ |
| <------><------><------><------>((devid) == BCM47189_D11AC_ID) || \ |
| <------><------><------><------>((devid) == BCM47189_D11AC2G_ID) || \ |
| <------><------><------><------>((devid) == BCM47189_D11AC5G_ID)) |
| |
| #define BCM7271_CHIP_ID 0x05c9 |
| #define BCM7271_CHIP(chipid) ((CHIPID(chipid) == BCM7271_CHIP_ID)) |
| |
| #define BCM4373_CHIP_ID 0x4373 |
| |
| |
| #ifdef DEPRECATED |
| #define BCM4303_PKG_ID 2 |
| #define BCM4309_PKG_ID 1 |
| #define BCM4712LARGE_PKG_ID 0 |
| #define BCM4712SMALL_PKG_ID 1 |
| #define BCM4712MID_PKG_ID 2 |
| #define BCM4328USBD11G_PKG_ID 2 |
| #define BCM4328USBDUAL_PKG_ID 3 |
| #define BCM4328SDIOD11G_PKG_ID 4 |
| #define BCM4328SDIODUAL_PKG_ID 5 |
| #define BCM4329_289PIN_PKG_ID 0 |
| #define BCM4329_182PIN_PKG_ID 1 |
| #define BCM5354E_PKG_ID 1 |
| #define BCM4716_PKG_ID 8 |
| #define BCM4717_PKG_ID 9 |
| #define BCM4718_PKG_ID 10 |
| #define BCM4331TT_PKG_ID 8 |
| #define BCM4331TN_PKG_ID 9 |
| #define BCM4331TNA0_PKG_ID 0xb |
| #endif |
| #define BCM47189_PKG_ID 1 |
| #define BCM53573_PKG_ID 0 |
| |
| #define HDLSIM5350_PKG_ID 1 |
| #define HDLSIM_PKG_ID 14 |
| #define HWSIM_PKG_ID 15 |
| |
| #define BCM4707_PKG_ID 1 |
| #define BCM4708_PKG_ID 2 |
| #define BCM4709_PKG_ID 0 |
| |
| #define PCIXX21_FLASHMEDIA0_ID 0x8033 |
| #define PCIXX21_SDIOH0_ID 0x8034 |
| |
| #define BCM4335_WLCSP_PKG_ID (0x0) |
| #define BCM4335_FCBGA_PKG_ID (0x1) |
| #define BCM4335_WLBGA_PKG_ID (0x2) |
| #define BCM4335_FCBGAD_PKG_ID (0x3) |
| #define BCM4335_PKG_MASK (0x3) |
| #define BCM43602_12x12_PKG_ID (0x1) |
| |
| |
| #define BFL_BTC2WIRE 0x00000001 |
| #define BFL_BTCOEX 0x00000001 |
| #define BFL_PACTRL 0x00000002 |
| #define BFL_AIRLINEMODE 0x00000004 |
| #define BFL_ADCDIV 0x00000008 |
| #define BFL_DIS_256QAM 0x00000008 |
| #define BFL_ENETROBO 0x00000010 |
| #define BFL_TSSIAVG 0x00000010 |
| #define BFL_NOPLLDOWN 0x00000020 |
| #define BFL_CCKHIPWR 0x00000040 |
| #define BFL_ENETADM 0x00000080 |
| #define BFL_ENETVLAN 0x00000100 |
| #define BFL_LTECOEX 0x00000200 |
| #define BFL_NOPCI 0x00000400 |
| #define BFL_FEM 0x00000800 |
| #define BFL_EXTLNA 0x00001000 |
| #define BFL_HGPA 0x00002000 |
| #define BFL_BTC2WIRE_ALTGPIO 0x00004000 |
| #define BFL_ALTIQ 0x00008000 |
| #define BFL_NOPA 0x00010000 |
| #define BFL_RSSIINV 0x00020000 |
| #define BFL_PAREF 0x00040000 |
| #define BFL_3TSWITCH 0x00080000 |
| #define BFL_PHASESHIFT 0x00100000 |
| #define BFL_BUCKBOOST 0x00200000 |
| #define BFL_FEM_BT 0x00400000 |
| #define BFL_NOCBUCK 0x00800000 |
| #define BFL_CCKFAVOREVM 0x01000000 |
| #define BFL_PALDO 0x02000000 |
| #define BFL_LNLDO2_2P5 0x04000000 |
| #define BFL_FASTPWR 0x08000000 |
| #define BFL_UCPWRCTL_MININDX 0x08000000 |
| #define BFL_EXTLNA_5GHz 0x10000000 |
| #define BFL_TRSW_1by2 0x20000000 |
| #define BFL_GAINBOOSTA01 0x20000000 |
| #define BFL_LO_TRSW_R_5GHz 0x40000000 |
| #define BFL_ELNA_GAINDEF 0x80000000 |
| <------><------><------><------><------> * when this flag is set |
| <------><------><------><------><------> */ |
| #define BFL_EXTLNA_TX 0x20000000 |
| |
| |
| #define BFL2_RXBB_INT_REG_DIS 0x00000001 |
| #define BFL2_APLL_WAR 0x00000002 |
| #define BFL2_TXPWRCTRL_EN 0x00000004 |
| #define BFL2_2X4_DIV 0x00000008 |
| #define BFL2_5G_PWRGAIN 0x00000010 |
| #define BFL2_PCIEWAR_OVR 0x00000020 |
| #define BFL2_CAESERS_BRD 0x00000040 |
| #define BFL2_WLCX_ATLAS 0x00000040 |
| #define BFL2_BTC3WIRE 0x00000080 |
| #define BFL2_BTCLEGACY 0x00000080 |
| <------><------><------><------><------> * BFL2_BTC3WIRE |
| <------><------><------><------><------> */ |
| #define BFL2_SKWRKFEM_BRD 0x00000100 |
| #define BFL2_SPUR_WAR 0x00000200 |
| #define BFL2_GPLL_WAR 0x00000400 |
| #define BFL2_TRISTATE_LED 0x00000800 |
| #define BFL2_SINGLEANT_CCK 0x00001000 |
| #define BFL2_2G_SPUR_WAR 0x00002000 |
| #define BFL2_BPHY_ALL_TXCORES 0x00004000 |
| #define BFL2_FCC_BANDEDGE_WAR 0x00008000 |
| #define BFL2_DAC_SPUR_IMPROVEMENT 0x00008000 |
| #define BFL2_GPLL_WAR2 0x00010000 |
| #define BFL2_REDUCED_PA_TURNONTIME 0x00010000 |
| #define BFL2_IPALVLSHIFT_3P3 0x00020000 |
| #define BFL2_INTERNDET_TXIQCAL 0x00040000 |
| #define BFL2_XTALBUFOUTEN 0x00080000 |
| <------><------><------><------> |
| <------><------><------><------> |
| |
| #define BFL2_ANAPACTRL_2G 0x00100000 |
| #define BFL2_ANAPACTRL_5G 0x00200000 |
| #define BFL2_ELNACTRL_TRSW_2G 0x00400000 |
| #define BFL2_BT_SHARE_ANT0 0x00800000 |
| #define BFL2_TEMPSENSE_HIGHER 0x01000000 |
| <------><------><------><------><------> * than programmed. The exact delta is decided by |
| <------><------><------><------><------> * driver per chip/boardtype. This can be used |
| <------><------><------><------><------> * when tempsense qualification happens after shipment |
| <------><------><------><------><------> */ |
| #define BFL2_BTC3WIREONLY 0x02000000 |
| #define BFL2_PWR_NOMINAL 0x04000000 |
| #define BFL2_EXTLNA_PWRSAVE 0x08000000 |
| <------><------><------><------><------><------> |
| #define BFL2_SDR_EN 0x20000000 |
| #define BFL2_DYNAMIC_VMID 0x10000000 |
| #define BFL2_LNA1BYPFORTR2G 0x40000000 |
| #define BFL2_LNA1BYPFORTR5G 0x80000000 |
| |
| |
| #define BFL_SROM11_BTCOEX 0x00000001 |
| #define BFL_SROM11_WLAN_BT_SH_XTL 0x00000002 |
| #define BFL_SROM11_EXTLNA 0x00001000 |
| #define BFL_SROM11_EPA_TURNON_TIME 0x00018000 |
| #define BFL_SROM11_EPA_TURNON_TIME_SHIFT 15 |
| #define BFL_SROM11_PRECAL_TX_IDX 0x00040000 |
| <------><------><------><------> |
| #define BFL_SROM11_EXTLNA_5GHz 0x10000000 |
| #define BFL_SROM11_GAINBOOSTA01 0x20000000 |
| #define BFL2_SROM11_APLL_WAR 0x00000002 |
| #define BFL2_SROM11_ANAPACTRL_2G 0x00100000 |
| #define BFL2_SROM11_ANAPACTRL_5G 0x00200000 |
| #define BFL2_SROM11_SINGLEANT_CCK 0x00001000 |
| #define BFL2_SROM11_EPA_ON_DURING_TXIQLOCAL 0x00020000 |
| |
| |
| #define BFL3_FEMCTRL_SUB 0x00000007 |
| #define BFL3_RCAL_WAR 0x00000008 |
| #define BFL3_TXGAINTBLID 0x00000070 |
| #define BFL3_TXGAINTBLID_SHIFT 0x4 |
| #define BFL3_TSSI_DIV_WAR 0x00000080 |
| #define BFL3_TSSI_DIV_WAR_SHIFT 0x7 |
| #define BFL3_FEMTBL_FROM_NVRAM 0x00000100 |
| #define BFL3_FEMTBL_FROM_NVRAM_SHIFT 0x8 |
| #define BFL3_AGC_CFG_2G 0x00000200 |
| #define BFL3_AGC_CFG_5G 0x00000400 |
| #define BFL3_PPR_BIT_EXT 0x00000800 |
| #define BFL3_PPR_BIT_EXT_SHIFT 11 |
| #define BFL3_BBPLL_SPR_MODE_DIS 0x00001000 |
| #define BFL3_RCAL_OTP_VAL_EN 0x00002000 |
| #define BFL3_2GTXGAINTBL_BLANK 0x00004000 |
| #define BFL3_2GTXGAINTBL_BLANK_SHIFT 14 |
| #define BFL3_5GTXGAINTBL_BLANK 0x00008000 |
| #define BFL3_5GTXGAINTBL_BLANK_SHIFT 15 |
| #define BFL3_PHASETRACK_MAX_ALPHABETA 0x00010000 |
| #define BFL3_PHASETRACK_MAX_ALPHABETA_SHIFT 16 |
| |
| #define BFL3_LTECOEX_GAINTBL_EN 0x00060000 |
| |
| #define BFL3_LTECOEX_GAINTBL_EN_SHIFT 17 |
| #define BFL3_5G_SPUR_WAR 0x00080000 |
| #define BFL3_1X1_RSDB_ANT 0x01000000 |
| #define BFL3_1X1_RSDB_ANT_SHIFT 24 |
| |
| |
| #define BFL3_ACPHY_LPMODE_2G 0x00300000 |
| #define BFL3_ACPHY_LPMODE_2G_SHIFT 20 |
| |
| #define BFL3_ACPHY_LPMODE_5G 0x00C00000 |
| #define BFL3_ACPHY_LPMODE_5G_SHIFT 22 |
| |
| #define BFL3_EXT_LPO_ISCLOCK 0x02000000 |
| #define BFL3_FORCE_INT_LPO_SEL 0x04000000 |
| #define BFL3_FORCE_EXT_LPO_SEL 0x08000000 |
| |
| #define BFL3_EN_BRCM_IMPBF 0x10000000 |
| #define BFL3_AVVMID_FROM_NVRAM 0x40000000 |
| #define BFL3_VLIN_EN_FROM_NVRAM 0x80000000 |
| |
| #define BFL3_AVVMID_FROM_NVRAM_SHIFT 30 |
| #define BFL3_VLIN_EN_FROM_NVRAM_SHIFT 31 |
| |
| |
| #define BFL4_SROM12_4dBPAD (1 << 0) |
| #define BFL4_SROM12_2G_DETTYPE (1 << 1) |
| #define BFL4_SROM12_5G_DETTYPE (1 << 2) |
| #define BFL4_SROM13_DETTYPE_EN (1 << 3) |
| #define BFL4_SROM13_CCK_SPUR_EN (1 << 4) |
| #define BFL4_SROM13_1P5V_CBUCK (1 << 7) |
| #define BFL4_SROM13_EN_SW_TXRXCHAIN_MASK (1 << 8) |
| |
| #define BFL4_4364_HARPOON 0x0100 |
| #define BFL4_4364_GODZILLA 0x0200 |
| #define BFL4_BTCOEX_OVER_SECI 0x00000400 |
| |
| |
| #define PAPD_TX_ATTN_2G 0xFF |
| #define PAPD_TX_ATTN_5G 0xFF00 |
| #define PAPD_TX_ATTN_5G_SHIFT 8 |
| #define PAPD_RX_ATTN_2G 0xFF |
| #define PAPD_RX_ATTN_5G 0xFF00 |
| #define PAPD_RX_ATTN_5G_SHIFT 8 |
| #define PAPD_CAL_IDX_2G 0xFF |
| #define PAPD_CAL_IDX_5G 0xFF00 |
| #define PAPD_CAL_IDX_5G_SHIFT 8 |
| #define PAPD_BBMULT_2G 0xFF |
| #define PAPD_BBMULT_5G 0xFF00 |
| #define PAPD_BBMULT_5G_SHIFT 8 |
| #define TIA_GAIN_MODE_2G 0xFF |
| #define TIA_GAIN_MODE_5G 0xFF00 |
| #define TIA_GAIN_MODE_5G_SHIFT 8 |
| #define PAPD_EPS_OFFSET_2G 0xFFFF |
| #define PAPD_EPS_OFFSET_5G 0xFFFF0000 |
| #define PAPD_EPS_OFFSET_5G_SHIFT 16 |
| #define PAPD_CALREF_DB_2G 0xFF |
| #define PAPD_CALREF_DB_5G 0xFF00 |
| #define PAPD_CALREF_DB_5G_SHIFT 8 |
| |
| |
| #define BOARD_GPIO_BTC3W_IN 0x850 |
| #define BOARD_GPIO_BTC3W_OUT 0x020 |
| #define BOARD_GPIO_BTCMOD_IN 0x010 |
| #define BOARD_GPIO_BTCMOD_OUT 0x020 |
| #define BOARD_GPIO_BTC_IN 0x080 |
| #define BOARD_GPIO_BTC_OUT 0x100 |
| #define BOARD_GPIO_PACTRL 0x200 |
| #define BOARD_GPIO_12 0x1000 |
| #define BOARD_GPIO_13 0x2000 |
| #define BOARD_GPIO_BTC4_IN 0x0800 |
| #define BOARD_GPIO_BTC4_BT 0x2000 |
| #define BOARD_GPIO_BTC4_STAT 0x4000 |
| #define BOARD_GPIO_BTC4_WLAN 0x8000 |
| #define BOARD_GPIO_1_WLAN_PWR 0x02 |
| #define BOARD_GPIO_2_WLAN_PWR 0x04 |
| #define BOARD_GPIO_3_WLAN_PWR 0x08 |
| #define BOARD_GPIO_4_WLAN_PWR 0x10 |
| #define BOARD_GPIO_13_WLAN_PWR 0x2000 |
| |
| #define GPIO_BTC4W_OUT_4312 0x010 |
| |
| #define PCI_CFG_GPIO_SCS 0x10 |
| #define PCI_CFG_GPIO_HWRAD 0x20 |
| #define PCI_CFG_GPIO_XTAL 0x40 |
| #define PCI_CFG_GPIO_PLL 0x80 |
| |
| |
| #define PLL_DELAY 150 |
| #define FREF_DELAY 200 |
| #define MIN_SLOW_CLK 32 |
| #define XTAL_ON_DELAY 1000 |
| |
| |
| #define BCM943012WLREF_SSID 0x07d7 |
| |
| |
| #define BCM943012FCREF_SSID 0x07d4 |
| |
| |
| #define BCM943602RSVD1_SSID 0x06a5 |
| #define BCM943602RSVD2_SSID 0x06a6 |
| #define BCM943602X87 0X0133 |
| #define BCM943602X87P2 0X0152 |
| #define BCM943602X87P3 0X0153 |
| #define BCM943602X238 0X0132 |
| #define BCM943602X238D 0X014A |
| #define BCM943602X238DP2 0X0155 |
| #define BCM943602X238DP3 0X0156 |
| #define BCM943602X100 0x0761 |
| #define BCM943602X100GS 0x0157 |
| #define BCM943602X100P2 0x015A |
| |
| |
| #define GPIO_NUMPINS 32 |
| |
| |
| #define RDL_RAM_BASE_4319 0x60000000 |
| #define RDL_RAM_BASE_4329 0x60000000 |
| #define RDL_RAM_SIZE_4319 0x48000 |
| #define RDL_RAM_SIZE_4329 0x48000 |
| #define RDL_RAM_SIZE_43236 0x70000 |
| #define RDL_RAM_BASE_43236 0x60000000 |
| #define RDL_RAM_SIZE_4328 0x60000 |
| #define RDL_RAM_BASE_4328 0x80000000 |
| #define RDL_RAM_SIZE_4322 0x60000 |
| #define RDL_RAM_BASE_4322 0x60000000 |
| #define RDL_RAM_SIZE_4360 0xA0000 |
| #define RDL_RAM_BASE_4360 0x60000000 |
| #define RDL_RAM_SIZE_43143 0x70000 |
| #define RDL_RAM_BASE_43143 0x60000000 |
| #define RDL_RAM_SIZE_4350 0xC0000 |
| #define RDL_RAM_BASE_4350 0x180800 |
| |
| |
| |
| |
| #define MUXENAB_UART 0x00000001 |
| #define MUXENAB_GPIO 0x00000002 |
| #define MUXENAB_ERCX 0x00000004 |
| #define MUXENAB_JTAG 0x00000008 |
| #define MUXENAB_HOST_WAKE 0x00000010 |
| #define MUXENAB_I2S_EN 0x00000020 |
| #define MUXENAB_I2S_MASTER 0x00000040 |
| #define MUXENAB_I2S_FULL 0x00000080 |
| #define MUXENAB_SFLASH 0x00000100 |
| #define MUXENAB_RFSWCTRL0 0x00000200 |
| #define MUXENAB_RFSWCTRL1 0x00000400 |
| #define MUXENAB_RFSWCTRL2 0x00000800 |
| #define MUXENAB_SECI 0x00001000 |
| #define MUXENAB_BT_LEGACY 0x00002000 |
| #define MUXENAB_HOST_WAKE1 0x00004000 |
| |
| |
| #define FLASH_KERNEL_NFLASH 0x00000001 |
| #define FLASH_BOOT_NFLASH 0x00000002 |
| |
| #endif |
| |