^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1) /* SPDX-License-Identifier: GPL-2.0 */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3) * Qualcomm #define SM8250 interconnect IDs
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4) *
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5) * Copyright (c) 2020, The Linux Foundation. All rights reserved.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 7)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 8) #ifndef __DRIVERS_INTERCONNECT_QCOM_SM8150_H
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 9) #define __DRIVERS_INTERCONNECT_QCOM_SM8150_H
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 10)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 11) #define SM8150_A1NOC_SNOC_MAS 0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 12) #define SM8150_A1NOC_SNOC_SLV 1
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 13) #define SM8150_A2NOC_SNOC_MAS 2
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 14) #define SM8150_A2NOC_SNOC_SLV 3
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 15) #define SM8150_MASTER_A1NOC_CFG 4
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 16) #define SM8150_MASTER_A2NOC_CFG 5
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 17) #define SM8150_MASTER_AMPSS_M0 6
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 18) #define SM8150_MASTER_CAMNOC_HF0 7
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 19) #define SM8150_MASTER_CAMNOC_HF0_UNCOMP 8
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 20) #define SM8150_MASTER_CAMNOC_HF1 9
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 21) #define SM8150_MASTER_CAMNOC_HF1_UNCOMP 10
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 22) #define SM8150_MASTER_CAMNOC_SF 11
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 23) #define SM8150_MASTER_CAMNOC_SF_UNCOMP 12
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 24) #define SM8150_MASTER_CNOC_A2NOC 13
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 25) #define SM8150_MASTER_CNOC_DC_NOC 14
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 26) #define SM8150_MASTER_CNOC_MNOC_CFG 15
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 27) #define SM8150_MASTER_COMPUTE_NOC 16
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 28) #define SM8150_MASTER_CRYPTO_CORE_0 17
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 29) #define SM8150_MASTER_ECC 18
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 30) #define SM8150_MASTER_EMAC 19
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 31) #define SM8150_MASTER_GEM_NOC_CFG 20
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 32) #define SM8150_MASTER_GEM_NOC_PCIE_SNOC 21
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 33) #define SM8150_MASTER_GEM_NOC_SNOC 22
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 34) #define SM8150_MASTER_GIC 23
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 35) #define SM8150_MASTER_GPU_TCU 24
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 36) #define SM8150_MASTER_GRAPHICS_3D 25
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 37) #define SM8150_MASTER_IPA 26
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 38) #define SM8150_MASTER_IPA_CORE 27
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 39) #define SM8150_MASTER_LLCC 28
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 40) #define SM8150_MASTER_MDP_PORT0 29
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 41) #define SM8150_MASTER_MDP_PORT1 30
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 42) #define SM8150_MASTER_MNOC_HF_MEM_NOC 31
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 43) #define SM8150_MASTER_MNOC_SF_MEM_NOC 32
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 44) #define SM8150_MASTER_NPU 33
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 45) #define SM8150_MASTER_PCIE 34
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 46) #define SM8150_MASTER_PCIE_1 35
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 47) #define SM8150_MASTER_PIMEM 36
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 48) #define SM8150_MASTER_QDSS_BAM 37
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 49) #define SM8150_MASTER_QDSS_DAP 38
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 50) #define SM8150_MASTER_QDSS_ETR 39
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 51) #define SM8150_MASTER_QSPI 40
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 52) #define SM8150_MASTER_QUP_0 41
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 53) #define SM8150_MASTER_QUP_1 42
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 54) #define SM8150_MASTER_QUP_2 43
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 55) #define SM8150_MASTER_ROTATOR 44
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 56) #define SM8150_MASTER_SDCC_2 45
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 57) #define SM8150_MASTER_SDCC_4 46
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 58) #define SM8150_MASTER_SENSORS_AHB 47
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 59) #define SM8150_MASTER_SNOC_CFG 48
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 60) #define SM8150_MASTER_SNOC_GC_MEM_NOC 49
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 61) #define SM8150_MASTER_SNOC_SF_MEM_NOC 50
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 62) #define SM8150_MASTER_SPDM 51
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 63) #define SM8150_MASTER_SYS_TCU 52
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 64) #define SM8150_MASTER_TSIF 53
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 65) #define SM8150_MASTER_UFS_MEM 54
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 66) #define SM8150_MASTER_USB3 55
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 67) #define SM8150_MASTER_USB3_1 56
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 68) #define SM8150_MASTER_VIDEO_P0 57
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 69) #define SM8150_MASTER_VIDEO_P1 58
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 70) #define SM8150_MASTER_VIDEO_PROC 59
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 71) #define SM8150_SLAVE_A1NOC_CFG 60
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 72) #define SM8150_SLAVE_A2NOC_CFG 61
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 73) #define SM8150_SLAVE_AHB2PHY_SOUTH 62
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 74) #define SM8150_SLAVE_ANOC_PCIE_GEM_NOC 63
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 75) #define SM8150_SLAVE_AOP 64
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 76) #define SM8150_SLAVE_AOSS 65
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 77) #define SM8150_SLAVE_APPSS 66
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 78) #define SM8150_SLAVE_CAMERA_CFG 67
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 79) #define SM8150_SLAVE_CAMNOC_UNCOMP 68
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 80) #define SM8150_SLAVE_CDSP_CFG 69
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 81) #define SM8150_SLAVE_CDSP_MEM_NOC 70
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 82) #define SM8150_SLAVE_CLK_CTL 71
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 83) #define SM8150_SLAVE_CNOC_A2NOC 72
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 84) #define SM8150_SLAVE_CNOC_DDRSS 73
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 85) #define SM8150_SLAVE_CNOC_MNOC_CFG 74
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 86) #define SM8150_SLAVE_CRYPTO_0_CFG 75
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 87) #define SM8150_SLAVE_DISPLAY_CFG 76
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 88) #define SM8150_SLAVE_EBI_CH0 77
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 89) #define SM8150_SLAVE_ECC 78
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 90) #define SM8150_SLAVE_EMAC_CFG 79
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 91) #define SM8150_SLAVE_GEM_NOC_CFG 80
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 92) #define SM8150_SLAVE_GEM_NOC_SNOC 81
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 93) #define SM8150_SLAVE_GLM 82
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 94) #define SM8150_SLAVE_GRAPHICS_3D_CFG 83
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 95) #define SM8150_SLAVE_IMEM_CFG 84
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 96) #define SM8150_SLAVE_IPA_CFG 85
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 97) #define SM8150_SLAVE_IPA_CORE 86
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 98) #define SM8150_SLAVE_LLCC 87
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 99) #define SM8150_SLAVE_LLCC_CFG 88
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 100) #define SM8150_SLAVE_MNOC_HF_MEM_NOC 89
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 101) #define SM8150_SLAVE_MNOC_SF_MEM_NOC 90
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 102) #define SM8150_SLAVE_MSS_PROC_MS_MPU_CFG 91
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 103) #define SM8150_SLAVE_NORTH_PHY_CFG 92
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 104) #define SM8150_SLAVE_NPU_CFG 93
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 105) #define SM8150_SLAVE_OCIMEM 94
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 106) #define SM8150_SLAVE_PCIE_0 95
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 107) #define SM8150_SLAVE_PCIE_0_CFG 96
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 108) #define SM8150_SLAVE_PCIE_1 97
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 109) #define SM8150_SLAVE_PCIE_1_CFG 98
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 110) #define SM8150_SLAVE_PIMEM 99
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 111) #define SM8150_SLAVE_PIMEM_CFG 100
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 112) #define SM8150_SLAVE_PRNG 101
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 113) #define SM8150_SLAVE_QDSS_CFG 102
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 114) #define SM8150_SLAVE_QDSS_STM 103
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 115) #define SM8150_SLAVE_QSPI 104
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 116) #define SM8150_SLAVE_QUP_0 105
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 117) #define SM8150_SLAVE_QUP_1 106
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 118) #define SM8150_SLAVE_QUP_2 107
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 119) #define SM8150_SLAVE_RBCPR_CX_CFG 108
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 120) #define SM8150_SLAVE_RBCPR_MMCX_CFG 109
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 121) #define SM8150_SLAVE_RBCPR_MX_CFG 110
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 122) #define SM8150_SLAVE_SDCC_2 111
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 123) #define SM8150_SLAVE_SDCC_4 112
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 124) #define SM8150_SLAVE_SERVICE_A1NOC 113
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 125) #define SM8150_SLAVE_SERVICE_A2NOC 114
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 126) #define SM8150_SLAVE_SERVICE_CNOC 115
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 127) #define SM8150_SLAVE_SERVICE_GEM_NOC 116
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 128) #define SM8150_SLAVE_SERVICE_MNOC 117
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 129) #define SM8150_SLAVE_SERVICE_SNOC 118
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 130) #define SM8150_SLAVE_SNOC_CFG 119
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 131) #define SM8150_SLAVE_SNOC_GEM_NOC_GC 120
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 132) #define SM8150_SLAVE_SNOC_GEM_NOC_SF 121
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 133) #define SM8150_SLAVE_SPDM_WRAPPER 122
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 134) #define SM8150_SLAVE_SPSS_CFG 123
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 135) #define SM8150_SLAVE_SSC_CFG 124
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 136) #define SM8150_SLAVE_TCSR 125
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 137) #define SM8150_SLAVE_TCU 126
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 138) #define SM8150_SLAVE_TLMM_EAST 127
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 139) #define SM8150_SLAVE_TLMM_NORTH 128
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 140) #define SM8150_SLAVE_TLMM_SOUTH 129
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 141) #define SM8150_SLAVE_TLMM_WEST 130
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 142) #define SM8150_SLAVE_TSIF 131
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 143) #define SM8150_SLAVE_UFS_CARD_CFG 132
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 144) #define SM8150_SLAVE_UFS_MEM_CFG 133
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 145) #define SM8150_SLAVE_USB3 134
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 146) #define SM8150_SLAVE_USB3_1 135
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 147) #define SM8150_SLAVE_VENUS_CFG 136
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 148) #define SM8150_SLAVE_VSENSE_CTRL_CFG 137
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 149) #define SM8150_SNOC_CNOC_MAS 138
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 150) #define SM8150_SNOC_CNOC_SLV 139
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 151) #define SM8150_MASTER_OSM_L3_APPS 140
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 152) #define SM8150_SLAVE_OSM_L3 141
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 153)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 154) #endif