Orange Pi5 kernel

Deprecated Linux kernel 5.10.110 for OrangePi 5/5B/5+ boards

3 Commits   0 Branches   0 Tags
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   1) // SPDX-License-Identifier: GPL-2.0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   3)  * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   4)  */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   5) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   6) #include <linux/clk-provider.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   7) #include <linux/module.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   8) #include <linux/platform_device.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300   9) #include <linux/regmap.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  10) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  11) #include <dt-bindings/clock/qcom,gpucc-sm8150.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  12) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  13) #include "common.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  14) #include "clk-alpha-pll.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  15) #include "clk-branch.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  16) #include "clk-pll.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  17) #include "clk-rcg.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  18) #include "clk-regmap.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  19) #include "reset.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  20) #include "gdsc.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  21) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  22) enum {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  23) 	P_BI_TCXO,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  24) 	P_CORE_BI_PLL_TEST_SE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  25) 	P_GPLL0_OUT_MAIN,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  26) 	P_GPLL0_OUT_MAIN_DIV,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  27) 	P_GPU_CC_PLL1_OUT_MAIN,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  28) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  29) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  30) static const struct pll_vco trion_vco[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  31) 	{ 249600000, 2000000000, 0 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  32) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  33) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  34) static struct alpha_pll_config gpu_cc_pll1_config = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  35) 	.l = 0x1a,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  36) 	.alpha = 0xaaa,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  37) 	.config_ctl_val = 0x20485699,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  38) 	.config_ctl_hi_val = 0x00002267,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  39) 	.config_ctl_hi1_val = 0x00000024,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  40) 	.test_ctl_val = 0x00000000,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  41) 	.test_ctl_hi_val = 0x00000002,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  42) 	.test_ctl_hi1_val = 0x00000000,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  43) 	.user_ctl_val = 0x00000000,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  44) 	.user_ctl_hi_val = 0x00000805,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  45) 	.user_ctl_hi1_val = 0x000000d0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  46) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  47) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  48) static struct clk_alpha_pll gpu_cc_pll1 = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  49) 	.offset = 0x100,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  50) 	.vco_table = trion_vco,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  51) 	.num_vco = ARRAY_SIZE(trion_vco),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  52) 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  53) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  54) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  55) 			.name = "gpu_cc_pll1",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  56) 			.parent_data =  &(const struct clk_parent_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  57) 				.fw_name = "bi_tcxo",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  58) 			},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  59) 			.num_parents = 1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  60) 			.ops = &clk_alpha_pll_trion_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  61) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  62) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  63) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  64) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  65) static const struct parent_map gpu_cc_parent_map_0[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  66) 	{ P_BI_TCXO, 0 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  67) 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  68) 	{ P_GPLL0_OUT_MAIN, 5 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  69) 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  70) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  71) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  72) static const struct clk_parent_data gpu_cc_parent_data_0[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  73) 	{ .fw_name = "bi_tcxo" },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  74) 	{ .hw = &gpu_cc_pll1.clkr.hw },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  75) 	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  76) 	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  77) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  78) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  79) static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  80) 	F(19200000, P_BI_TCXO, 1, 0, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  81) 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  82) 	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  83) 	{ }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  84) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  85) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  86) static struct clk_rcg2 gpu_cc_gmu_clk_src = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  87) 	.cmd_rcgr = 0x1120,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  88) 	.mnd_width = 0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  89) 	.hid_width = 5,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  90) 	.parent_map = gpu_cc_parent_map_0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  91) 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  92) 	.clkr.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  93) 		.name = "gpu_cc_gmu_clk_src",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  94) 		.parent_data = gpu_cc_parent_data_0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  95) 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  96) 		.flags = CLK_SET_RATE_PARENT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  97) 		.ops = &clk_rcg2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  98) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  99) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 100) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 101) static struct clk_branch gpu_cc_ahb_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 102) 	.halt_reg = 0x1078,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 103) 	.halt_check = BRANCH_HALT_DELAY,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 104) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 105) 		.enable_reg = 0x1078,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 106) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 107) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 108) 			.name = "gpu_cc_ahb_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 109) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 110) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 111) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 112) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 113) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 114) static struct clk_branch gpu_cc_crc_ahb_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 115) 	.halt_reg = 0x107c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 116) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 117) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 118) 		.enable_reg = 0x107c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 119) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 120) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 121) 			.name = "gpu_cc_crc_ahb_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 122) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 123) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 124) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 125) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 126) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 127) static struct clk_branch gpu_cc_cx_apb_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 128) 	.halt_reg = 0x1088,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 129) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 130) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 131) 		.enable_reg = 0x1088,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 132) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 133) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 134) 			.name = "gpu_cc_cx_apb_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 135) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 136) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 137) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 138) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 139) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 140) static struct clk_branch gpu_cc_cx_gmu_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 141) 	.halt_reg = 0x1098,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 142) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 143) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 144) 		.enable_reg = 0x1098,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 145) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 146) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 147) 			.name = "gpu_cc_cx_gmu_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 148) 			.parent_data =  &(const struct clk_parent_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 149) 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 150) 			},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 151) 			.num_parents = 1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 152) 			.flags = CLK_SET_RATE_PARENT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 153) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 154) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 155) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 156) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 157) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 158) static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 159) 	.halt_reg = 0x108c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 160) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 161) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 162) 		.enable_reg = 0x108c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 163) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 164) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 165) 			.name = "gpu_cc_cx_snoc_dvm_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 166) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 167) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 168) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 169) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 170) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 171) static struct clk_branch gpu_cc_cxo_aon_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 172) 	.halt_reg = 0x1004,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 173) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 174) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 175) 		.enable_reg = 0x1004,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 176) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 177) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 178) 			.name = "gpu_cc_cxo_aon_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 179) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 180) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 181) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 182) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 183) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 184) static struct clk_branch gpu_cc_cxo_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 185) 	.halt_reg = 0x109c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 186) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 187) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 188) 		.enable_reg = 0x109c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 189) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 190) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 191) 			.name = "gpu_cc_cxo_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 192) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 193) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 194) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 195) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 196) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 197) static struct clk_branch gpu_cc_gx_gmu_clk = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 198) 	.halt_reg = 0x1064,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 199) 	.halt_check = BRANCH_HALT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 200) 	.clkr = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 201) 		.enable_reg = 0x1064,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 202) 		.enable_mask = BIT(0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 203) 		.hw.init = &(struct clk_init_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 204) 			.name = "gpu_cc_gx_gmu_clk",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 205) 			.parent_data =  &(const struct clk_parent_data){
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 206) 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 207) 			},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 208) 			.num_parents = 1,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 209) 			.flags = CLK_SET_RATE_PARENT,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 210) 			.ops = &clk_branch2_ops,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 211) 		},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 212) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 213) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 214) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 215) static struct gdsc gpu_cx_gdsc = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 216) 	.gdscr = 0x106c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 217) 	.gds_hw_ctrl = 0x1540,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 218) 	.pd = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 219) 		.name = "gpu_cx_gdsc",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 220) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 221) 	.pwrsts = PWRSTS_OFF_ON,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 222) 	.flags = VOTABLE,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 223) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 224) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 225) static struct gdsc gpu_gx_gdsc = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 226) 	.gdscr = 0x100c,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 227) 	.clamp_io_ctrl = 0x1508,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 228) 	.pd = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 229) 		.name = "gpu_gx_gdsc",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 230) 		.power_on = gdsc_gx_do_nothing_enable,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 231) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 232) 	.pwrsts = PWRSTS_OFF_ON,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 233) 	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 234) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 235) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 236) static struct clk_regmap *gpu_cc_sm8150_clocks[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 237) 	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 238) 	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 239) 	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 240) 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 241) 	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 242) 	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 243) 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 244) 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 245) 	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 246) 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 247) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 248) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 249) static const struct qcom_reset_map gpu_cc_sm8150_resets[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 250) 	[GPUCC_GPU_CC_CX_BCR] = { 0x1068 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 251) 	[GPUCC_GPU_CC_GMU_BCR] = { 0x111c },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 252) 	[GPUCC_GPU_CC_GX_BCR] = { 0x1008 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 253) 	[GPUCC_GPU_CC_SPDM_BCR] = { 0x1110 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 254) 	[GPUCC_GPU_CC_XO_BCR] = { 0x1000 },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 255) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 256) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 257) static struct gdsc *gpu_cc_sm8150_gdscs[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 258) 	[GPU_CX_GDSC] = &gpu_cx_gdsc,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 259) 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 260) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 261) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 262) static const struct regmap_config gpu_cc_sm8150_regmap_config = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 263) 	.reg_bits	= 32,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 264) 	.reg_stride	= 4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 265) 	.val_bits	= 32,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 266) 	.max_register	= 0x8008,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 267) 	.fast_io	= true,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 268) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 269) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 270) static const struct qcom_cc_desc gpu_cc_sm8150_desc = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 271) 	.config = &gpu_cc_sm8150_regmap_config,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 272) 	.clks = gpu_cc_sm8150_clocks,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 273) 	.num_clks = ARRAY_SIZE(gpu_cc_sm8150_clocks),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 274) 	.resets = gpu_cc_sm8150_resets,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 275) 	.num_resets = ARRAY_SIZE(gpu_cc_sm8150_resets),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 276) 	.gdscs = gpu_cc_sm8150_gdscs,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 277) 	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8150_gdscs),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 278) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 279) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 280) static const struct of_device_id gpu_cc_sm8150_match_table[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 281) 	{ .compatible = "qcom,sm8150-gpucc" },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 282) 	{ }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 283) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 284) MODULE_DEVICE_TABLE(of, gpu_cc_sm8150_match_table);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 285) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 286) static int gpu_cc_sm8150_probe(struct platform_device *pdev)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 287) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 288) 	struct regmap *regmap;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 289) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 290) 	regmap = qcom_cc_map(pdev, &gpu_cc_sm8150_desc);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 291) 	if (IS_ERR(regmap))
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 292) 		return PTR_ERR(regmap);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 293) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 294) 	clk_trion_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 295) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 296) 	return qcom_cc_really_probe(pdev, &gpu_cc_sm8150_desc, regmap);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 297) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 298) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 299) static struct platform_driver gpu_cc_sm8150_driver = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 300) 	.probe = gpu_cc_sm8150_probe,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 301) 	.driver = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 302) 		.name = "sm8150-gpucc",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 303) 		.of_match_table = gpu_cc_sm8150_match_table,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 304) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 305) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 306) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 307) static int __init gpu_cc_sm8150_init(void)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 308) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 309) 	return platform_driver_register(&gpu_cc_sm8150_driver);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 310) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 311) subsys_initcall(gpu_cc_sm8150_init);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 312) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 313) static void __exit gpu_cc_sm8150_exit(void)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 314) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 315) 	platform_driver_unregister(&gpu_cc_sm8150_driver);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 316) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 317) module_exit(gpu_cc_sm8150_exit);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 318) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 319) MODULE_DESCRIPTION("QTI GPUCC SM8150 Driver");
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 320) MODULE_LICENSE("GPL v2");