^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 1) // SPDX-License-Identifier: GPL-2.0-only
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 3) * Copyright (c) 2017 MediaTek Inc.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 4) * Author: Kevin Chen <kevin-cw.chen@mediatek.com>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 5) */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 6)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 7) #include <linux/clk-provider.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 8) #include <linux/platform_device.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 9)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 10) #include "clk-mtk.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 11) #include "clk-gate.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 12)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 13) #include <dt-bindings/clock/mt6797-clk.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 14)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 15) static const struct mtk_gate_regs venc_cg_regs = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 16) .set_ofs = 0x0004,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 17) .clr_ofs = 0x0008,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 18) .sta_ofs = 0x0000,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 19) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 20)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 21) #define GATE_VENC(_id, _name, _parent, _shift) { \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 22) .id = _id, \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 23) .name = _name, \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 24) .parent_name = _parent, \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 25) .regs = &venc_cg_regs, \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 26) .shift = _shift, \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 27) .ops = &mtk_clk_gate_ops_setclr_inv, \
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 28) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 29)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 30) static const struct mtk_gate venc_clks[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 31) GATE_VENC(CLK_VENC_0, "venc_0", "mm_sel", 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 32) GATE_VENC(CLK_VENC_1, "venc_1", "venc_sel", 4),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 33) GATE_VENC(CLK_VENC_2, "venc_2", "venc_sel", 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 34) GATE_VENC(CLK_VENC_3, "venc_3", "venc_sel", 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 35) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 36)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 37) static const struct of_device_id of_match_clk_mt6797_venc[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 38) { .compatible = "mediatek,mt6797-vencsys", },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 39) {}
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 40) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 41)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 42) static int clk_mt6797_venc_probe(struct platform_device *pdev)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 43) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 44) struct clk_onecell_data *clk_data;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 45) int r;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 46) struct device_node *node = pdev->dev.of_node;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 47)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 48) clk_data = mtk_alloc_clk_data(CLK_VENC_NR);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 49)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 50) mtk_clk_register_gates(node, venc_clks, ARRAY_SIZE(venc_clks),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 51) clk_data);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 52)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 53) r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 54) if (r)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 55) dev_err(&pdev->dev,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 56) "could not register clock provider: %s: %d\n",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 57) pdev->name, r);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 58)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 59) return r;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 60) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 61)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 62) static struct platform_driver clk_mt6797_venc_drv = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 63) .probe = clk_mt6797_venc_probe,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 64) .driver = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 65) .name = "clk-mt6797-venc",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 66) .of_match_table = of_match_clk_mt6797_venc,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 67) },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 68) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 69)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 70) builtin_platform_driver(clk_mt6797_venc_drv);