Orange Pi5 kernel

Deprecated Linux kernel 5.10.110 for OrangePi 5/5B/5+ boards

3 Commits   0 Branches   0 Tags
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  1) // SPDX-License-Identifier: GPL-2.0
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  2) /*
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  3)  * Copyright (c) 2018 MediaTek Inc.
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  4)  * Author: Owen Chen <owen.chen@mediatek.com>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  5)  */
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  6) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  7) #include <linux/clk-provider.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  8) #include <linux/platform_device.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300  9) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 10) #include "clk-mtk.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 11) #include "clk-gate.h"
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 12) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 13) #include <dt-bindings/clock/mt6765-clk.h>
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 14) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 15) static const struct mtk_gate_regs cam_cg_regs = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 16) 	.set_ofs = 0x4,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 17) 	.clr_ofs = 0x8,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 18) 	.sta_ofs = 0x0,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 19) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 20) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 21) #define GATE_CAM(_id, _name, _parent, _shift) {		\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 22) 		.id = _id,				\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 23) 		.name = _name,				\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 24) 		.parent_name = _parent,			\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 25) 		.regs = &cam_cg_regs,			\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 26) 		.shift = _shift,			\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 27) 		.ops = &mtk_clk_gate_ops_setclr,	\
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 28) 	}
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 29) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 30) static const struct mtk_gate cam_clks[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 31) 	GATE_CAM(CLK_CAM_LARB3, "cam_larb3", "mm_ck", 0),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 32) 	GATE_CAM(CLK_CAM_DFP_VAD, "cam_dfp_vad", "mm_ck", 1),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 33) 	GATE_CAM(CLK_CAM, "cam", "mm_ck", 6),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 34) 	GATE_CAM(CLK_CAMTG, "camtg", "mm_ck", 7),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 35) 	GATE_CAM(CLK_CAM_SENINF, "cam_seninf", "mm_ck", 8),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 36) 	GATE_CAM(CLK_CAMSV0, "camsv0", "mm_ck", 9),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 37) 	GATE_CAM(CLK_CAMSV1, "camsv1", "mm_ck", 10),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 38) 	GATE_CAM(CLK_CAMSV2, "camsv2", "mm_ck", 11),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 39) 	GATE_CAM(CLK_CAM_CCU, "cam_ccu", "mm_ck", 12),
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 40) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 41) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 42) static int clk_mt6765_cam_probe(struct platform_device *pdev)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 43) {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 44) 	struct clk_onecell_data *clk_data;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 45) 	int r;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 46) 	struct device_node *node = pdev->dev.of_node;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 47) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 48) 	clk_data = mtk_alloc_clk_data(CLK_CAM_NR_CLK);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 49) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 50) 	mtk_clk_register_gates(node, cam_clks, ARRAY_SIZE(cam_clks), clk_data);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 51) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 52) 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 53) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 54) 	if (r)
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 55) 		pr_err("%s(): could not register clock provider: %d\n",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 56) 		       __func__, r);
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 57) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 58) 	return r;
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 59) }
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 60) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 61) static const struct of_device_id of_match_clk_mt6765_cam[] = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 62) 	{ .compatible = "mediatek,mt6765-camsys", },
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 63) 	{}
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 64) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 65) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 66) static struct platform_driver clk_mt6765_cam_drv = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 67) 	.probe = clk_mt6765_cam_probe,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 68) 	.driver = {
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 69) 		.name = "clk-mt6765-cam",
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 70) 		.of_match_table = of_match_clk_mt6765_cam,
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 71) 	},
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 72) };
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 73) 
^8f3ce5b39 (kx 2023-10-28 12:00:06 +0300 74) builtin_platform_driver(clk_mt6765_cam_drv);